Presented by
-
Ecosystem Product Manager, NXP Semiconductors
お客様の素早い設計とより早い製品化を実現する、技術情報と専門知識をご紹介します。
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
PLU enables you to create small logic networks that run independently on CPU. Lower the processing load or use it during deep-sleep mode. And configuration of this peripheral is very easy!
In this course you learn how to use MCUXpresso Config tools to configure PLU via schematic design either using logic gates or look up tables, or even via Verilog source code.
Ask our MCUXpresso Software and Tools community and get expert advice.
Subscribe to our newsletter to stay updated with our latest developments and if you need further assistance, we are here to help.
Subscribe Contact Support