# Using the CodeTEST Probe with Freescale™ MCF5282 Processor This document describes the requirements for connecting the CodeTEST Probe to the External Interface Module (EIM) of the MCF5282 Processor. ### **Purpose** This document supplements the *Setup and Installation Guide for the CodeTEST Probe*, which provides generic information on setting up, connecting, and configuring the CodeTEST Probe, and describes CodeTEST address and data port requirements, and bus and timing requirements. Use the information in this document to make the physical connection between the CodeTEST Probe and the external interface module of the MCF5282 processor and to configure the Probe with the CodeTEST Manager. #### **Hardware Connections** The CodeTEST Probe supports 16- and 32-bit port sizes. You will need to identify data and address tag ports to be used for data transfers to the CodeTEST Probe. The connection can use a dedicated chip select, a non-dedicated chip select, or no chip select. To operate properly with no chip select there must be an external TA\* available for use as a data strobe (DS). #### **External Interface Module with Dedicated Chip Select** The following connections are required: | Probe | Processor | Notes | |-------|-----------|------------------------------------------------------| | A31:4 | NC | Not required when using dedicated chip select. | | A3:1 | A3:1 | | | D31:0 | D31:0 | | | X15:0 | NC | | | C0 | VCC | VCC – Not necessary. | | C1 | CLKOUT | CLK | | C2 | NC | DS | | C3 | CSn* | AS - Connect chip select controlling CodeTEST ports. | | C4 | NC | RST2 | | C5 | NC | RST1 | | C6 | NC | CYC | | Probe | Processor | Notes | |-------|-----------|-------| | C7 | R/W* | WS | ### **External Interface Module with Non-Dedicated Chip Select** The following connections are required: | Probe | Processor | Notes | | |--------|-----------|------------------------------------------------------|--| | A31:24 | NC | Address bits not available externally. | | | A23:0 | A23:0 | | | | D31:0 | D31:0 | | | | X15:0 | NC | | | | C0 | VCC | VCC – Not necessary. | | | C1 | CLKOUT | CLK | | | C2 | NC | DS | | | C3 | CSn* | AS - Connect chip select controlling CodeTEST ports. | | | C4 | NC | RST2 | | | C5 | NC | RST1 | | | C6 | NC | CYC | | | C7 | R/W* | WS | | ## **External Interface Module with No Chip Select** The following connections are required: | Probe | Processor | Notes | | |--------|-----------|----------------------------------------|--| | A31:24 | NC | Address bits not available externally. | | | A23:0 | A23:0 | | | | D31:0 | D31:0 | | | | X15:0 | NC | | | | C0 | VCC | VCC – Not necessary. | | | C1 | CLKOUT | CLK | | | C2 | TA* | DS | | | C3 | TS* | AS | | | C4 | NC | RST2 | | | C5 | NC | RST1 | | | C6 | NC | CYC | | | C7 | R/W* | WS | | ## **Probe Configuration** This section identifies the settings you should use in the **Probe Config Utility** in the CodeTEST Manager when you configure the Probe. ### **External Interface Module with Dedicated Chip Select** Use the Universal Probe type and select the following settings: | Field | Setting | Notes | |--------------------------|-----------------|----------------------------------------------| | Port Address | 0x0 | | | Port Address Mask | 0xFFFFFFF | Ignore address bus. | | Extended Bus | 0x0 | | | Extended Bus Mask | 0xFFFF | | | Bus Type | Non-Multiplexed | | | Port Size | | Select appropriately for target hardware. | | Reset Configuration | Neither | | | Strobe Configuration | 1 Strobe | | | Address Strobe Polarity | Low | | | Write Strobe Polarity | Low | | | Bus Arbitration Polarity | Disabled | | | Endianess | | Set appropriately for target hardware. | | Word Swap | No | | | Frequency Range | | Set to the frequency of CLKOUT. | | Phase Shift | | Adjust as necessary to obtain accurate data. | | Invert Clock | No | | | Router Image | | Select appropriate router image. | ### **External Interface Module with Non-Dedicated Chip Select** Use the Universal Probe type and select the following settings: | Field | Setting | Notes | |-------------------|-----------------|--------------------------------------| | Port Address | | Enter address of the Probe tag port. | | Port Address Mask | 0xFF000000 | Ignore A31:24 of address bus. | | Extended Bus | 0x0000 | | | Extended Bus Mask | 0xFFFF | | | Bus Type | Non-Multiplexed | | | Port Size | | Select appropriately for target hardware. | |--------------------------|----------|----------------------------------------------| | Reset Configuration | Neither | | | Strobe Configuration | 1 Strobe | | | Address strobe Polarity | Low | | | Write Strobe Polarity | Low | | | Bus Arbitration Polarity | Disabled | | | Endianess | | Set appropriately for target hardware. | | Word Swap | No | | | Frequency Range | | Set to the frequency of CLKOUT. | | Phase Shift | | Adjust as necessary to obtain accurate data. | | Invert Clock | No | | | Router Image | | Select appropriate router image. | ## **External Interface Module with No Chip Select** Use the Universal Probe type and select the following settings: | Field | Setting | Notes | |--------------------------|-----------------|----------------------------------------------| | Port Address | 0x0 | | | Port Address Mask | 0xFF000000 | Ignore A31:24 of address bus. | | Extended Bus | 0x0 | | | Extended Bus Mask | 0xFFFF | | | Bus Type | Non-Multiplexed | | | Port Size | | Select appropriately for target hardware. | | Reset Configuration | Neither | | | Strobe Configuration | 2 Strobe | | | Address Strobe Polarity | Low | | | Write Strobe Polarity | Low | | | Bus Arbitration Polarity | Disabled | | | Endianess | | Set appropriately for target hardware. | | Word Swap | No | | | Frequency Range | | Set to the frequency of CLKOUT. | | Phase Shift | | Adjust as necessary to obtain accurate data. | | Invert Clock | No | | | Router Image | | Select appropriate router image. | #### Limitations Processors with bus frequencies over 100 MHz must have at least 2 clock cycles per bus cycle. The Probe does not support the following memory activities: - Pipelined accesses: Multiple or overlapping address cycles in relation to the data portion of a bus cycle. - Burst accesses: The tag ports must be located in a non-burst memory region. - Misaligned accesses: The tag ports must be on 64-bit aligned memory locations. - Cache: The tag ports must be located in non-cached or cached write-through memory. - DRAM: The tag ports cannot be located in DRAM on processors with built-in DRAM controllers. - 8-bit ports: 8-bit ports are not correctly reconstructed into 32-bit tags.