HC908MR24GRS/D REV. 1.0 # 68HC908MR24 # **General Release Specification** April 1, 1998 TSG Body Electronics System Design Group Austin, Texas #### **General Release Specification** Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. General Release Specification ### General Release Specification — MC68HC908MR24 ### **List of Sections** | Section 1. General Description | |------------------------------------------------------------| | Section 2. Memory Map | | Section 3. Random-Access Memory (RAM) 53 | | Section 4. FLASH Memory | | Section 5. Mask Option Register (MOR) 67 | | Section 6. Central Processor Unit (CPU) | | Section 7. System Integration Module (SIM) | | Section 8. Clock Generator Module (CGM) 111 | | Section 9. Pulse Width Modulator for Motor Control (PWMMC) | | Section 10. Monitor ROM (MON) 195 | | Section 11. Timer Interface (TIMA) | | Section 12. Timer Interface (TIMB) 235 | | Section 13. Serial Peripheral Interface Module (SPI) . 261 | | Section 14. Serial Communications Interface Module (SCI) | | Section 15. Input/Output (I/O) Ports | | Section 16. Computer Operating Properly (COP) | MC68HC908MR24 - Rev. 1.0 ### List of Sections | Section 17. External interrupt (IRQ) | |---------------------------------------------------| | Section 18. Low-Voltage Inhibit (LVI) 363 | | Section 19. Analog-to-Digital Converter (ADC) 369 | | Section 20. Power-On Reset (POR) | | Section 21. Electrical Specifications | | Section 22. Mechanical Specifications 399 | | Section 23. Ordering Information 401 | | Glossary | ### General Release Specification — MC68HC908MR24 ### **Table of Contents** #### **Section 1. General Description** | 1.1 | Contents | |--------|---------------------------------------------------------------------| | 1.2 | Introduction | | 1.3 | Features | | 1.4 | MCU Block Diagram | | 1.5 | Pin Assignments33 | | 1.5.1 | Power Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> ) | | 1.5.2 | Oscillator Pins (OSC1 and OSC2)34 | | 1.5.3 | External Reset Pin (RST)34 | | 1.5.4 | External Interrupt Pin (IRQ1) | | 1.5.5 | CGM Power Supply Pins (V <sub>DDA</sub> and V <sub>SSA</sub> )35 | | 1.5.6 | External Filter Capacitor Pin (CGMXFC)35 | | 1.5.7 | Analog Power Supply Pins (V <sub>DDAD</sub> and V <sub>SSAD</sub> ) | | 1.5.8 | ADC Voltage Decoupling Capacitor Pin (V <sub>REFH</sub> ) | | 1.5.9 | ADC Voltage Reference Low Pin (V <sub>REFL</sub> )36 | | 1.5.10 | Port A Input/Output (I/O) Pins (PTA7–PTA0) | | 1.5.11 | Port B I/O Pins (PTB7/ATD7–PTB0/ATD0)36 | | 1.5.12 | Port C I/O Pins | | | (PTC6-PTC2 and PTC1/ATD9-PTC0/ATD8) 36 | | 1.5.13 | Port D Input-Only Pins (PTD6/IS3-PTD4/IS1 | | | and PTD3/FAULT4-PTD0/FAULT1)36 | | 1.5.14 | | | 1.5.15 | PWM Ground Pin (PWMGND) | | 1.5.16 | Port E I/O Pins (PTE7/TCH3A-PTE3/TCLKA | | | and PTE2/TCH1B-PTE0/TCLKB)37 | | 1.5.17 | Port F I/O Pins (PTF5/TxD-PTF4/RxD | | | and PTF3/MISO-PTF0/SPSCK)37 | | | | MC68HC908MR24 - Rev. 1.0 ### Table of Contents | Section 2. Memory M | ap | |---------------------|----| |---------------------|----| | Contents | 39 | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Introduction | 39 | | Unimplemented Memory Locations | 39 | | Reserved Memory Locations | 40 | | I/O Section | 40 | | | | | | | | Section 3. Random-Access Memory (RAM) | | | Contents | 53 | | Introduction | 53 | | Functional Description | 53 | | Section 4 FLASH Memory | | | • | 56 | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | Wait Mode | 65 | | Section 5. Mask Option Register (MOR) | | | Contents | 67 | | Introduction | 67 | | Functional Description | 68 | | | Contents Introduction Functional Description Section 4. FLASH Memory Contents Introduction Functional Description FLASH Control Register FLASH Charge Pump Frequency Control FLASH Erase Operation FLASH Program/Margin Read Operation FLASH Block Protection FLASH Block Protect Register Wait Mode. | General Release Specification #### **Section 6. Central Processor Unit (CPU)** | 6.1 | Contents | '1 | |-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 6.2 | Introduction | '1 | | 6.3 | Features | 2 | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5<br>6.5<br>6.6<br>6.7 | CPU Registers .7 Accumulator .7 Index Register .7 Stack Pointer .7 Program Counter .7 Condition Code Register .7 Arithmetic/Logic Unit (ALU) .7 Instruction Set Summary .8 Opcode Map .8 | 76 | | | Section 7. System Integration Module (SIM) | | | 7.1 | Contents | 35 | | 7.2 | Introduction | C | | 7.3<br>7.3.1<br>7.3.2<br>7.3.3 | SIM Bus Clock Control and Generation | 93 | | 7.4<br>7.4.1<br>7.4.2 | Reset and System Initialization | )5 | | 7.4.2. | | | | 7.4.2. | Computer Operating Properly (COP) Reset9 | 3( | | 7.4.2. | <b>5</b> 1 | | | 7.4.2.4<br>7.4.2.5 | <b>3</b> | | | 7.5 | SIM Counter | 9 | | 7.5.1 | SIM Counter During Power-On Reset | 9 | | 752 | SIM Counter and Reset States | ıC | MC68HC908MR24 - Rev. 1.0 ### Table of Contents | 7.6 | Exception Control | 100 | |---------|-------------------------------------------|-----| | 7.6.1 | Interrupts | | | 7.6.1.1 | Hardware Interrupts | 102 | | 7.6.1.2 | SWI Instruction | 103 | | 7.6.2 | Reset | 104 | | 7.6.3 | Status Flag Protection in Break Mode | 104 | | 7.7 | Low-Power Mode | 104 | | 7.7.1 | Wait Mode | 105 | | 7.7.2 | SIM Break Status Register | 107 | | 7.7.3 | SIM Reset Status Register | | | 7.7.4 | SIM Break Flag Control Register | 110 | | | | | | | Section 8. Clock Generator Module (CGM) | | | 8.1 | Contents | 111 | | 8.2 | Introduction | 112 | | 8.3 | Features | 112 | | 8.4 | Functional Description | 113 | | 8.4.1 | Crystal Oscillator Circuit | 113 | | 8.4.2 | Phase-Locked Loop Circuit (PLL) | 115 | | 8.4.2.1 | PLL Circuits | 115 | | 8.4.2.2 | Acquisition and Tracking Modes | 117 | | 8.4.2.3 | Manual and Automatic PLL Bandwidth Modes | 117 | | 8.4.2.4 | Programming the PLL | 119 | | 8.4.2.5 | 1 5 5 1 | | | 8.4.3 | Base Clock Selector Circuit | | | 8.4.4 | CGM External Connections | 121 | | 8.5 | I/O Signals | 123 | | 8.5.1 | Crystal Amplifier Input Pin (OSC1) | 123 | | 8.5.2 | Crystal Amplifier Output Pin (OSC2) | 123 | | 8.5.3 | External Filter Capacitor Pin (CGMXFC) | 123 | | 8.5.4 | PLL Analog Power Pin (V <sub>DDA</sub> ) | | | 8.5.5 | Oscillator Enable Signal (SIMOSCEN) | | | 8.5.6 | Crystal Output Frequency Signal (CGMXCLK) | 124 | | 8.5.7 | CGM Base Clock Output (CGMOUT) | | | 8.5.8 | CGM CPU Interrupt (CGMINT) | 124 | General Release Specification **Table of Contents** General Release Specification | 8.6 | CGM Registers | |--------|-----------------------------------------------------------------| | 8.6.1 | PLL Control Register126 | | 8.6.2 | PLL Bandwidth Control Register | | 8.6.3 | PLL Programming Register (PPG) | | 8.7 | Interrupts131 | | 8.8 | Wait Mode | | 8.9 | CGM During Break Mode | | 8.10 | Acquisition/Lock Time Specifications | | 8.10.1 | | | 8.10.2 | | | 8.10.3 | • | | 8.10.4 | Reaction Time Calculation | | | Section 9. Pulse Width Modulator | | | for Motor Control (PWMMC) | | 9.1 | Contents | | 9.2 | Introduction | | 9.3 | Features | | 9.4 | Time Base | | 9.4.1 | Resolution | | 9.4.2 | Prescaler | | 9.5 | PWM Generators | | 9.5.1 | Load Operation | | 9.5.2 | PWM Data Overflow and Underflow Conditions | | 9.6 | Output Control | | 9.6.1 | Selecting Six Independent PWMs | | | or Three Complementary PWM Pairs150 | | 9.6.2 | Dead-Time Insertion | | 9.6.3 | Top/Bottom Correction with Motor Phase Current Polarity Sensing | | 9.6.4 | Output Polarity | | 9.6.5 | Output Port Control | | 9.7 | Fault Protection | | 9.7.1 | Fault Condition Input Pins | | 9.7.1. | • | | | | ### Table of Contents | 9.7.1.2 Automatic Mode | <b>7</b> 0 | |------------------------------------------------|------------| | 9.7.1.3 Manual Mode | 71 | | 9.7.2 Software Output Disable | | | 9.7.3 Output Port Control | 73 | | 9.8 Initialization and the PWMEN Bit | 74 | | 9.9 PWM Operation in Wait Mode | 75 | | 9.10 PWM Operation in Break Mode | | | 9.11 Control Logic Block | | | 9.11.1 PWM Counter Registers | | | 9.11.2 PWM Counter Modulo Registers1 | | | 9.11.3 PWM X Value Registers | | | 9.11.4 PWM Control Register 1 | | | 9.11.5 PWM Control Register 2 | | | 9.11.6 Dead-Time Write-Once Register | | | 9.11.7 PWM Disable Mapping Write-Once Register | | | 9.11.8 Fault Control Register | | | 9.11.9 Fault Status Register | | | 3 3 | | | 3 | | | 9.12 PWM Glossary | 92 | | Section 10. Monitor ROM (MON) | | | 10.1 Contents | 95 | | 10.2 Introduction | 95 | | 10.3 Features | 96 | | 10.4 Functional Description | 96 | | 10.4.1 Entering Monitor Mode | | | 10.4.2 Data Format | | | 10.4.3 Echoing | 00 | | 10.4.4 Break Signal | | | 10.4.5 Commands | 01 | | 10.4.6 Roud Pato | 0/4 | General Release Specification | Section | 11. | <b>Timer</b> | Interface | (TIMA) | |---------|-----|--------------|-----------|--------| |---------|-----|--------------|-----------|--------| | 11.1 | Contents | .205 | |--------|-------------------------------------|------| | 11.2 | Introduction | .206 | | 11.3 | Features | .206 | | 11.4 | Functional Description | .210 | | 11.4.1 | • | | | 11.4.2 | Input Capture | .210 | | 11.4.3 | Output Compare | .212 | | 11.4.3 | .1 Unbuffered Output Compare | .212 | | 11.4.3 | .2 Buffered Output Compare | .213 | | 11.4.4 | Pulse Width Modulation (PWM) | .214 | | 11.4.4 | .1 Unbuffered PWM Signal Generation | .215 | | 11.4.4 | .2 Buffered PWM Signal Generation | .216 | | 11.4.4 | .3 PWM Initialization | .217 | | 11.5 | Interrupts | .218 | | 11.6 | Wait Mode | .219 | | 11.7 | TIMA During Break Interrupts | .219 | | 11.8 | I/O Signals | .220 | | 11.8.1 | _ | | | 11.8.2 | · | | | 11.9 | I/O Registers | .221 | | 11.9.1 | TIMA Status and Control Register | | | 11.9.2 | | | | 11.9.3 | <u> </u> | | | 11.9.4 | | | | 11.9.5 | | | | | Section 12. Timer Interface (TIMB) | | | | , , | | | 12.1 | Contents | .235 | | 12.2 | Introduction | .236 | | 12.3 | Features | .236 | | 12.4 | Functional Description | .239 | | 12.4.1 | TIMB Counter Prescaler | .239 | | 12.4.2 | Input Capture | .239 | | | | | MC68HC908MR24 - Rev. 1.0 ### Table of Contents | 12.4.3 Output Compare | .241 | |------------------------------------------------------|------| | 12.4.3.1 Unbuffered Output Compare | .241 | | 12.4.3.2 Buffered Output Compare | .242 | | 12.4.4 Pulse Width Modulation (PWM) | .242 | | 12.4.4.1 Unbuffered PWM Signal Generation | .243 | | 12.4.4.2 Buffered PWM Signal Generation | | | 12.4.4.3 PWM Initialization | .245 | | 12.5 Interrupts | .246 | | 12.6 Wait Mode | .247 | | 12.7 TIMB During Break Interrupts | .247 | | 12.8 I/O Signals | .248 | | 12.8.1 TIMB Clock Pin (PTE0/TCLKB) | | | 12.8.2 TIMB Channel I/O Pins (PTE1/TCH0B-PTE2/TCH1B) | .248 | | 12.9 I/O Registers | .249 | | 12.9.1 TIMB Status and Control Register | .249 | | 12.9.2 TIMB Counter Registers | .252 | | 12.9.3 TIMB Counter Modulo Registers | | | 12.9.4 TIMB Channel Status and Control Registers | | | 12.9.5 TIMB Channel Registers | .258 | | Section 13. Serial Peripheral Interface Module (SPI | ) | | 13.1 Contents | 261 | | 13.2 Introduction | .262 | | 13.3 Features | | | 13.4 Pin Name Conventions | .263 | | 13.5 Functional Description | .264 | | 13.5.1 Master Mode | | | 13.5.2 Slave Mode | .267 | | 13.6 Transmission Formats | .268 | | 13.6.1 Clock Phase and Polarity Controls | | | 13.6.2 Transmission Format When CPHA = 0 | | | 13.6.3 Transmission Format When CPHA = 1 | .270 | | 13.6.4 Transmission Initiation Latency | .271 | | 13.7 Queuing Transmission Data | .273 | General Release Specification 13.8.1 13.8.2 **Table of Contents** General Release Specification | | 13.9 Interrupts280 | |-----------------|-----------------------------------------| | | 13.10 Resetting the SPI | | | 13.11 Low-Power Mode | | | 13.12 SPI During Break Interrupts | | | 13.13 I/O Signals | | | 13.13.1 MISO (Master In/Slave Out) | | | 13.13.2 MOSI (Master Out/Slave In) | | | 13.13.3 SPSCK (Serial Clock) | | = | 13.13.4 SS (Slave Select) | | | 13.13.5 CGND (Clock Ground) | | semiconductor, | 13.14 I/O Registers287 | | <u> </u> | 13.14.1 SPI Control Register | | 5 | 13.14.2 SPI Status and Control Register | | | 13.14.3 SPI Data Register | | 3 | | | Ē | Section 14. Serial Communications | | <b>0</b> | Interface Module (SCI) | | n | 14.1 Contents | | <u><b>0</b></u> | 14.2 Introduction | | TO CO | 14.3 Features | | S | 14.4 Functional Description | | <b>0</b> | 14.4.1 Data Format | | _ | 14.4.2 Transmitter | | - | 14.4.2.1 Character Length | | | 14.4.2.2 Character Transmission | | | | | | 14.4.2.3 Break Characters | | | | | | 14.4.2.3 Break Characters | | | 14.4.2.3 Break Characters | | | 14.4.2.3 Break Characters | | | 14.4.2.3 Break Characters | ### Table of Contents General Release Specification | 14.4.3.3 | Data Sampling | 305 | |---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | 14.4.3.4 | Framing Errors | | | 14.4.3.5 | Receiver Wakeup | 308 | | 14.4.3.6 | Receiver Interrupts | | | 14.4.3.7 | Error Interrupts | 309 | | 14.5 Wa | ait Mode | 310 | | 14.6 SC | I During Break Module Interrupts | 310 | | 14.7 I/O | Signals | 311 | | 14.7.1 | PTF5/TxD (Transmit Data) | | | 14.7.2 | PTF4/RxD (Receive Data) | 311 | | | Registers | | | 14.8.1 | SCI Control Register 1 | | | 14.8.2 | SCI Control Register 2 | | | 14.8.3 | SCI Control Register 3 | | | 14.8.4 | SCI Status Register 1 | | | 14.8.5 | SCI Status Register 2 | | | 14.8.6 | SCI Data Register | | | 14.8.7 | SCI Baud Rate Register | 325 | | | | | | | Section 15. Input/Output (I/O) Ports | | | 45.4 Co | Section 15. Input/Output (I/O) Ports | 220 | | | ntents | | | 15.2 Int | ntents | 330 | | 15.2 Into | ntents | 330<br>332 | | 15.2 Into<br>15.3 Po<br>15.3.1 | ntentsroductionrt A | 330<br>332<br>332 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2 | ntents roduction rt A Port A Data Register Data Direction Register A | 330<br>332<br>332<br>333 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2<br>15.4 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B | 330<br>332<br>332<br>333<br>335 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2<br>15.4 Po<br>15.4.1 | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register | 330<br>332<br>332<br>333<br>335<br>335 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2<br>15.4 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B | 330<br>332<br>332<br>333<br>335<br>335 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2<br>15.4 Po<br>15.4.1<br>15.4.2 | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register | 330<br>332<br>332<br>333<br>335<br>335<br>336 | | 15.2 Into<br>15.3 Po<br>15.3.1<br>15.3.2<br>15.4 Po<br>15.4.1<br>15.4.2 | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B | 330<br>332<br>333<br>335<br>335<br>336<br>338 | | 15.2 Into 15.3 Po 15.3.1 15.3.2 15.4 Po 15.4.1 15.4.2 15.5 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B rt C | 330<br>332<br>333<br>335<br>335<br>336<br>338 | | 15.2 Into 15.3 Po 15.3.1 15.3.2 15.4 Po 15.4.1 15.4.2 15.5 Po 15.5.1 15.5.2 | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B rt C Port C Data Register | 330<br>332<br>332<br>333<br>335<br>335<br>336<br>338<br>338<br>339 | | 15.2 Into 15.3 Po 15.3.1 15.3.2 15.4 Po 15.4.1 15.4.2 15.5 Po 15.5.1 15.5.2 15.6 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B rt C Port C Data Register Data Direction Register C | 330<br>332<br>333<br>335<br>335<br>336<br>338<br>338<br>339<br>341 | | 15.2 Into 15.3 Po 15.3.1 15.3.2 15.4 Po 15.4.1 15.4.2 15.5 Po 15.5.1 15.5.2 15.6 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B rt C Port C Data Register Data Direction Register C rt D | 330<br>332<br>333<br>335<br>335<br>336<br>338<br>338<br>339<br>341 | | 15.2 Into 15.3 Po 15.3.1 15.3.2 15.4 Po 15.4.1 15.4.2 15.5 Po 15.5.1 15.5.2 15.6 Po 15.7 Po | ntents roduction rt A Port A Data Register Data Direction Register A rt B Port B Data Register Data Direction Register B rt C Port C Data Register Data Direction Register C rt D rt D | 330<br>332<br>333<br>335<br>335<br>336<br>338<br>339<br>341<br>342 | **Table of Contents** **Table of Contents** | 15.8 | Port F | |--------|-----------------------------------------------| | 15.8.1 | Port F Data Register | | 15.8.2 | Data Direction Register F | | | | | • | Section 16. Computer Operating Properly (COP) | | 16.1 | Contents | | 16.2 | Introduction | | 16.3 | Functional Description350 | | 16.4 | I/O Signals | | 16.4.1 | CGMXCLK | | 16.4.2 | | | 16.4.3 | | | 16.4.4 | | | 16.4.5 | | | 16.4.6 | COPD (COP Disable) | | 16.5 | COP Control Register352 | | 16.6 | Interrupts | | 16.7 | Monitor Mode | | 16.8 | Wait Mode | | 16.9 | COP Module During Break Mode | | | | | | Section 17. External Interrupt (IRQ) | | 17.1 | Contents | | 17.2 | Introduction | | 17.3 | Features | | 17.4 | Functional Description | | 17.5 | ĪRQ1 Pin | | 17.6 | IRQ Module During Break Mode | | 17.7 | IRQ Status and Control Register361 | MC68HC908MR24 - Rev. 1.0 # NP ### Freescale Semiconductor, Inc. #### **Table of Contents** #### Section 18. Low-Voltage Inhibit (LVI) | 18.1 | Contents | .363 | |--------|-----------------------------------------------|------| | 18.2 | Introduction | .363 | | 18.3 | Features | .363 | | 18.4 | Functional Description | .364 | | 18.4.1 | | | | 18.4.2 | 2 Forced Reset Operation | .365 | | 18.4.3 | | | | 18.4.4 | LVI Trip Selection | .365 | | 18.5 | LVI Status and Control Register | .366 | | 18.6 | LVI Interrupts | .367 | | 18.7 | Wait Mode | .367 | | | | | | | Section 19. Analog-to-Digital Converter (ADC) | | | 19.1 | Contents | .369 | | 19.2 | Introduction | .369 | | 19.3 | Features | .370 | | 19.4 | Functional Description | .370 | | 19.4.1 | ADC Port I/O Pins | .371 | | 19.4.2 | 2 Voltage Conversion | .372 | | 19.4.3 | B Conversion Time | .372 | | 19.4.4 | Continuous Conversion | .373 | | 19.4.5 | | | | 19.4.6 | 6 Monotonicity | .375 | | 19.5 | Interrupts | .375 | | 19.6 | Wait Mode | .375 | | 19.7 | I/O Signals | .375 | | 19.7.1 | ADC Analog Power Pin (V <sub>DDAD</sub> ) | .375 | | 19.7.2 | ADC Analog Ground Pin (V <sub>SSAD</sub> ) | .376 | | 19.7.3 | · ILLITA | | | 19.7.4 | ( KELE) | | | 19.7.5 | | | | 19.7.6 | ADC External Connections | .376 | General Release Specification **Table of Contents** | Ö | |-----| | | | | | | | | | | | 7 | | 4 | | U | | | | | | 9 | | | | _ | | Ä | | U | | | | | | | | 4 | | 4 | | | | 4 | | | | T | | 0 | | 4 | | | | 4 | | • | | | | 14. | | | | | | 19.8 | I/O Registers | |--------------------------|---------------------------------------------------------------------------------------------| | 19.8.1 | ADC Status and Control Register | | 19.8.2 | ADC Data Register High | | 19.8.3 | 3 | | 19.8.4 | ADC Clock Register | | | Section 20. Power-On Reset (POR) | | 20.1 | Contents | | 20.2 | Introduction | | 20.3 | Functional Description | | | Section 21. Electrical Specifications | | 21.1 | Contents | | 21.2 | Introduction | | 21.3 | Absolute Maximum Ratings | | 21.4 | Functional Operating Range389 | | 21.5 | Thermal Characteristics | | 21.6 | DC Electrical Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ )390 | | 21.7 | FLASH Memory Characteristics | | 21.8 | Control Timing (V <sub>DD</sub> = 5.0 Vdc ± 10%) | | 21.9 | Serial Peripheral Interface Characteristics $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%) \dots 393$ | | 21.10 | Timer Interface Module Characteristics | | 21.11 | Clock Generation Module Component Specifications 396 | | 21.12 | CGM Operating Conditions396 | | 21.13 | CGM Acquisition/Lock Time Specifications | | 21.14 | Analog-to-Digital Converter (ADC) Characteristics | | | Section 22. Mechanical Specifications | | 22.1 | Contents | | 22.2 | Introduction | | 22.3 | Plastic Quad Flat Pack (QFP) | | MC68HC908MR24 — Rev. 1.0 | General Release Specification | ### Table of Contents | Section 23. Ordering Informat | tic | on | |-------------------------------|-----|----| |-------------------------------|-----|----| | 23.1 | Contents | 401 | |------|------------------|-----| | 23.2 | Introduction | 401 | | 23.3 | MC Order Numbers | 401 | #### **Glossary** ### **General Release Specification — MC68HC908MR24** ## **List of Figures** | Figure | Title | Page | |--------------------------|--------------------------------------|----------------------| | 1-1 | MCU Block Diagram | 32 | | 1-2 | QFP Pin Assignments | | | 1-3 | Power Supply Bypassing | 34 | | 2-1 | Memory Map | 41 | | 2-2 | Control, Status, and Data Registers | 42 | | 4-1 | FLASH Control Register (FLCR) | 57 | | 4-2 | Smart Programming Algorithm | 62 | | 4-3 | FLASH Block Protect Register (FLBPR) | 64 | | 5-1 | Mask Option Register (MOR) | 68 | | 6-1 | CPU Registers | 73 | | 6-2 | Accumulator (A) | | | 6-3 | Index Register (H:X) | 74 | | 6-4 | Stack Pointer (SP) | | | 6-5 | Program Counter (PC) | | | 6-6 | Condition Code Register (CCR) | 77 | | 7-1 | SIM Block Diagram | 91 | | 7-2 | SIM I/O Register Summary | 92 | | 7-3 | CGM Clock Signals | 93 | | 7-4 | External Reset Timing | 95 | | 7-5 | Internal Reset Timing | 96 | | 7-6 | Sources of Internal Reset | 96 | | 7-7 | POR Recovery | | | 7-8 | Interrupt Entry | 100 | | 7-9 | Interrupt Processing | 101 | | MC68HC908MR24 — Rev. 1.0 | General Ro | elease Specification | ### List of Figures | Figure | Title | Page | |-------------------------------|-----------------------------------------------|--------------| | 7-10 | Interrupt Recovery | 102 | | 7-11 | Interrupt Recognition Example | | | 7-12 | Wait Mode Entry Timing | | | 7-13 | Wait Recovery from Interrupt or Break | | | 7-14 | Wait Recovery from Internal Reset | | | 7-15 | SIM Break Status Register (SBSR) | | | 7-16 | SIM Reset Status Register (SRSR) | | | 7-17 | SIM Break Flag Control Register (SBFCR) | | | 8-1 | CGM Block Diagram | 114 | | 8-2 | CGM I/O Register Summary | 115 | | 8-3 | CGM External Connections | | | 8-4 | CGM I/O Register Summary | 125 | | 8-5 | PLL Control Register (PCTL) | | | 8-6 | PLL Bandwidth Control Register (PBWC) | 128 | | 8-7 | PLL Programming Register (PPG) | | | 9-1 | PWM Module Block Diagram | 141 | | 9-2 | Center-Aligned PWM (Positive Polarity) | | | 9-3 | Edge-Aligned PWM (Positive Polarity) | 144 | | 9-4 | Reload Frequency Change | 146 | | 9-5 | PWM Interrupt Requests | 147 | | 9-6 | Center-Aligned PWM Value Loading | 148 | | 9-7 | Center-Aligned Loading of Modulus | 148 | | 9-8 | Edge-Aligned PWM Value Loading | 149 | | 9-9 | Edge-Aligned Modulus Loading | 149 | | 9-10 | Complementary Pairing | 151 | | 9-11 | Typical AC Motor Drive | 151 | | 9-12 | Dead-Time Generators | 153 | | 9-13 | Effects of Dead-Time Insertion | 155 | | 9-14 | Dead-Time at Duty Cycle Boundaries | 155 | | 9-15 | Dead-Time and Small Pulse Widths | 156 | | 9-16 | Ideal Complementary Operation (Dead-Time = 0) | 157 | | 9-17 | Current Convention | | | 9-18 | Top/Bottom Correction for PWMs 1 and 2 | 160 | | 9-19 | PWM Polarity | 161 | | General Release Specification | MC68HC908MR2 | 4 — Rev. 1.0 | | Figure | Title | Page | |--------|--------------------------------------------------|------| | 9-20 | PWM Output Control Register (PWMOUT) | 162 | | 9-21 | Dead-Time Insertion During OUTCTL = 1 | 165 | | 9-22 | Dead-Time Insertion During OUTCTL = 1 | 165 | | 9-23 | PWM Disabling Scheme | 166 | | 9-24 | PWM Disable Mapping | | | | Write-Once Register (DISMAP) | 168 | | 9-25 | PWM Disabling Decode Scheme | 169 | | 9-26 | PWM Disabling in Automatic Mode | 170 | | 9-27 | PWM Disabling in Manual Mode (Example 1) | | | 9-28 | PWM Disabling in Manual Mode (Example 2) | | | 9-29 | PWM Software Disable | | | 9-30 | PWMEN and PWM Pins | | | 9-31 | PWM Counter Register High (PCNTH) | | | 9-32 | PWM Counter Register Low (PCNTH) | | | 9-33 | PWM Counter Modulo Register High (PDMODH) | | | 9-34 | PWM Counter Modulo Register Low (PDMODL) | | | 9-35 | PWMx Value Registers High (PVALxH) | | | 9-36 | PWMx Value Registers Low (PVALxL) | | | 9-37 | PWM Control Register 1 (PCTL1) | | | 9-38 | PWM Control Register 2 (PCTL2) | | | 9-39 | Dead-Time Write-Once Register (DEADTM) | | | 9-40 | PWM Disable Mapping Write-Once Register (DISMAP) | | | 9-41 | Fault Control Register (FCR) | | | 9-42 | Fault Status Register (FSR) | | | 9-43 | Fault Acknowledge Register (FTACK) | | | 9-44 | PWM Output Control Register (PWMOUT) | | | 9-45 | PWM Clock Cycle and PWM Cycle Definitions | | | 9-46 | PWM Load Cycle/Frequency Definition | 193 | | 10-1 | Monitor Mode Circuit | | | 10-2 | Monitor Data Format | | | 10-3 | Sample Monitor Waveforms | | | 10-4 | Read Transaction | | | 10-5 | Break Transaction | 200 | | | | | MC68HC908MR24 - Rev. 1.0 ### List of Figures | Figure | Title | Page | |-------------------------------|---------------------------------------------------------|----------| | 11-1 | TIMA Block Diagram | 207 | | 11-2 | PWM Period and Pulse Width | 214 | | 11-3 | TIMA Status and Control Register (TASC) | 222 | | 11-4 | TIMA Counter Registers (TACNTH and TACNTL) | | | 11-5 | TIMA Counter Modulo Registers (TAMODH and TAMODL) | | | 11-6 | TIMA Channel Status and Control Registers (TASC0–TASC3) | | | 11-7 | CHxMAX Latency | | | 11-8 | TIMA Channel Registers (TACH0H/L–TACH3H/L) | | | 110 | TIWIT CHAINET REGISTERS (TACHOTIVE TACHOTIVE) | 202 | | 12-1 | TIMB Block Diagram | 237 | | 12-2 | PWM Period and Pulse Width | 243 | | 12-3 | TIMB Status and Control Register (TBSC) | 250 | | 12-4 | TIMB Counter Registers (TBCNTH and TBCNTL) | 252 | | 12-5 | TIMB Counter Modulo Registers (TMODH and TMODL | .)253 | | 12-6 | TIMB Channel Status and Control Registers (TBSC0–TBSC1) | 254 | | 12-7 | CHxMAX Latency | | | 12-8 | TIMB Channel Registers (TBCH0H/L-TBCH1H/L) | | | 13-1 | SPI Module Block Diagram | 264 | | 13-2 | SPI I/O Register Summary | | | 13-3 | Full-Duplex Master-Slave Connections | 266 | | 13-4 | Transmission Format (CPHA = 0) | 269 | | 13-5 | CPHA/SS Timing | | | 13-6 | Transmission Format (CPHA = 1) | | | 13-7 | Transmission Start Delay (Master) | 272 | | 13-8 | SPRF/SPTE CPU Interrupt Timing | 273 | | 13-9 | Overflow Condition with DMA Service of SPRF | | | 13-10 | Missed Read of Overflow Condition | 276 | | 13-11 | Clearing SPRF When OVRF Interrupt Is Not Enabled. | 277 | | 13-12 | SPI Interrupt Request Generation | 281 | | 13-13 | CPHA/SS Timing | | | 13-14 | SPI Control Register (SPCR) | | | 13-15 | SPI Status and Control Register (SPSCR) | | | General Release Specification | MC68HC908MR24 — | Rev. 1.0 | | Figure | Title | Page | |--------|----------------------------------|------| | 13-16 | SPI Data Register (SPDR) | 294 | | 14-1 | SCI Module Block Diagram | 297 | | 14-2 | SCI I/O Register Summary | 298 | | 14-3 | SCI Data Formats | 299 | | 14-4 | SCI Transmitter | | | 14-5 | SCI Receiver Block Diagram | 304 | | 14-6 | Receiver Data Sampling | 306 | | 14-7 | SCI Control Register 1 (SCC1) | 312 | | 14-8 | SCI Control Register 2 (SCC2) | | | 14-9 | SCI Control Register 3 (SCC3) | | | 14-10 | SCI Control Register 3 (SCC3) | 320 | | 14-11 | Flag Clearing Sequence | | | 14-12 | SCI Status REgister 2 (SCS2) | | | 14-13 | SCI Data Register (SCDR) | 325 | | 14-14 | SCI Baud Rate Register (SCBR) | 325 | | 15-1 | I/O Port Register Summary | 330 | | 15-2 | Port A Data Register (PTA) | 332 | | 15-3 | Data Direction Register A (DDRA) | 333 | | 15-4 | Port A I/O Circuit | 333 | | 15-5 | Port B Data Register (PTB) | 335 | | 15-6 | Data Direction Register B (DDRB) | | | 15-7 | Port B I/O Circuit | 336 | | 15-8 | Port C Data Register (PTC) | 338 | | 15-9 | Data Direction Register C (DDRC) | 339 | | 15-10 | Port C I/O Circuit | 339 | | 15-12 | Port D Input Circuit | 341 | | 15-11 | Port D Data Register (PTD) | 341 | | 15-13 | Data Direction Register B (DDRB) | 342 | | 15-14 | Data Direction Register 3 (DDRE) | 343 | | 15-15 | Port E I/O Circuit | 343 | | 15-16 | Port F Data Register (PTF) | 345 | | 15-17 | Data Direction Register F (DDRF) | 346 | | 15-18 | Port F I/O Circuit. | 346 | ### List of Figures | Figure | Title | Page | |--------|----------------------------------------------------|------| | 16-1 | COP Block Diagram | 350 | | 16-2 | COP I/O Register Summary | 350 | | 16-3 | COP Control Register (COPCTL) | 352 | | 17-1 | IRQ Module Block Diagram | 356 | | 17-2 | IRQ I/O Register Summary | 356 | | 17-3 | IRQ Interrupt Flowchart | 358 | | 17-4 | IRQ Status and Control Register (ISCR) | 361 | | 18-1 | LVI Module Block Diagram | | | 18-2 | LVI I/O Register Summary | 364 | | 18-3 | LVI Satus and Control Register (LVISCR) | 366 | | 19-1 | ADC Block Diagram | 371 | | 19-2 | 8-Bit Truncation Mode Error | 374 | | 19-3 | ADC Status and Control Register (ADSCR) | 378 | | 19-4 | ADC Data Register High (ADRH) Left Justified Mode | 381 | | 19-5 | ADC Data Register High (ADRH) | 001 | | 100 | Right Justified Mode | 381 | | 19-6 | ADC Data Register Low (ADRL) | | | | Left Justified Mode | 382 | | 19-7 | ADC Data Register Low (ADRL) | | | | Right Justified Mode | 382 | | 19-8 | ADC Data Register Low (ADRL) 8-Bit Mode | | | 19-9 | ADC Clock Register (ADCLK) | | | 20-1 | POR Block Diagram | 386 | | 21-1 | SPI Master Timing | 394 | | 21-2 | SPI Slave Timing | | | 22-1 | MC68HC908MR24FU | 400 | General Release Specification ### **General Release Specification — MC68HC908MR24** ### **List of Tables** | | Table | Title Page | |-----------------|-----------------------------------------------------------------------------|----------------------------------------| | | 2-1 | Vector Addresses | | | 4-1<br>4-2 | Charge Pump Clock Frequency | | | 6-1<br>6-2 | Instruction Set Summary | | | 7-1<br>7-2 | Signal Name Conventions | | | 8-1 | VCO Frequency Multiplier (N) Selection | | | 9-1<br>9-2<br>9-3<br>9-4<br>9-5<br>9-6<br>9-7<br>9-8<br>9-9<br>9-10<br>9-11 | Register Summary | | MC68HC908MR24 - | 10-1<br>10-2<br>10-3<br>- Rev. 1.0 | Mode Selection | List of Tables ### List of Tables | Table | Title | Page | |-------------------------------|-------------------------------------|----------------| | 10-4 | WRITE (Write Memory) Command | 202 | | 10-5 | IREAD (Indexed Read) Command | 202 | | 10-6 | IWRITE (Indexed Write) Command | 203 | | 10-7 | READSP (Read Stack Pointer) Command | 203 | | 10-8 | RUN (Run User Program) Command | 204 | | 10-9 | Monitor Baud Rate Selection | 204 | | 11-1 | TIM I/O Register Summary | 208 | | 11-2 | Prescaler Selection | | | 11-3 | Mode, Edge, and Level Selection | 230 | | 12-1 | TIMB I/O Register Summary | 238 | | 12-2 | Prescaler Selection | 251 | | 12-3 | Mode, Edge, and Level Selection | | | 13-1 | Pin Name Conventions | 263 | | 13-2 | SPI Interrupts | 280 | | 13-3 | SPI Configuration | 287 | | 13-4 | SPI Master Baud Rate Selection | | | 14-1 | Start Bit Verification | 306 | | 14-2 | Data Bit Recovery | 307 | | 14-3 | Stop Bit Recovery | 307 | | 14-4 | Character Format Selection | 314 | | 14-5 | SCI Baud Rate Prescaling | 326 | | 14-6 | SCI Baud Rate Selection | | | 14-7 | SCI Baud Rate Selection Examples | | | 15-1 | Port A Pin Functions | 334 | | 15-2 | Port B Pin Functions | | | 15-3 | Port C Pin Functions | 340 | | 15-4 | Port D Pin Functions | 342 | | 15-5 | Port E Pin Functions | 344 | | 15-6 | Port F Pin Functions | | | General Release Specification | MC68HC908MF | R24 — Rev. 1.0 | List of Tables List of Tables | Table | Title | Page | |-------|-----------------------|------| | 18-1 | LVIOUT Bit Indication | 366 | | | Mux Channel Select | | | 23-1 | MC Order Numbers | 401 | MC68HC908MR24 - Rev. 1.0 List of Tables reescale Semiconductor, Inc. General Release Specification ### General Release Specification — MC68HC908MR24 ### Section 1. General Description #### 1.1 Contents | 1.2 | Introduction | |--------|---------------------------------------------------------------------| | 1.3 | Features | | 1.4 | MCU Block Diagram | | 1.5 | Pin Assignments33 | | 1.5.1 | Power Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> ) | | 1.5.2 | Oscillator Pins (OSC1 and OSC2)34 | | 1.5.3 | External Reset Pin (RST)34 | | 1.5.4 | External Interrupt Pin (IRQ1/V <sub>PP</sub> ) | | 1.5.5 | CGM Power Supply Pins (V <sub>DDA</sub> and V <sub>SSA</sub> )35 | | 1.5.6 | External Filter Capacitor Pin (CGMXFC)35 | | 1.5.7 | Analog Power Supply Pins (V <sub>DDAD</sub> and V <sub>SSAD</sub> ) | | 1.5.8 | ADC Voltage Decoupling Capacitor Pin (V <sub>REFH</sub> )35 | | 1.5.9 | ADC Voltage Reference Low Pin (V <sub>REFL</sub> )36 | | 1.5.10 | Port A Input/Output (I/O) Pins (PTA7–PTA0) | | 1.5.11 | Port B I/O Pins (PTB7/ATD7–PTB0/ATD0)36 | | 1.5.12 | Port C I/O Pins (PTC6–PTC2 | | | and PTC1/ATD9-PTC0/ATD8)36 | | 1.5.13 | Port D Input-Only Pins (PTD6/IS3-PTD4/IS1 | | | and PTD3/FAULT4-PTD0/FAULT1)36 | | 1.5.14 | PWM Pins (PWM6–PWM1)37 | | 1.5.15 | PWM Ground Pin (PWMGND)37 | | 1.5.16 | Port E I/O Pins (PTE7/TCH3A-PTE3/TCLKA | | | and PTE2/TCH1B-PTE0/TCLKB)37 | | 1.5.17 | | | | and PTF3/MISO-PTF0/SPSCK)37 | | | | MC68HC908MR24 - Rev. 1.0 #### **General Description** #### 1.2 Introduction The MC68HC908MR24 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. #### 1.3 Features #### Features of the MC68HC908MR24: - High-performance M68HC08 architecture - Fully upward-compatible object code with M6805, M146805, and M68HC05 Families - 8-MHz internal bus frequency - 24 Kbytes of on-chip electrically erasable programmable readonly memory (FLASH) - On-chip programming firmware for use with host personal computer - FLASH data security<sup>1</sup> - 768 bytes of on-chip RAM - 12-bit, 6-channel center-aligned or edge-aligned pulse width modulator (PWMMC) - Serial peripheral interface module (SPI) - Serial communications interface module (SCI) - 16-bit, 4-channel timer interface module (TIMA) - 16-bit, 2-channel timer interface module (TIMB) - Clock generator module (CGM) - Digitally filtered low-voltage inhibit (LVI) General Release Specification <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the EPROM/OTPROM difficult for unauthorized users. General Description MCU Block Diagram - 10-bit, 10-channel analog-to-digital converter (ADC) - System protection features - Optional computer operating properly (COP) reset - Low-voltage detection with optional reset - Illegal opcode detection with optional reset - Illegal address detection with optional reset - Fault detection with optional PWM disabling - 64-pin plastic quad flat pack (QFP) - Low-power design (fully static with wait mode) - Master reset pin and power-on reset #### Features of the CPU08 include: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - C language support #### 1.4 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908MR24. #### **General Description** Figure 1-1. MCU Block Diagram General Release Specification General Description Pin Assignments #### 1.5 Pin Assignments Figure 1-2 shows the 64-pin QFP pin assignments. Figure 1-2. QFP Pin Assignments #### **General Description** #### 1.5.1 Power Supply Pins ( $V_{DD}$ and $V_{SS}$ ) $V_{DD}$ and $V_{SS}$ are the power supply and ground pins. The MCU operates from a single power supply. Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as **Figure 1-3** shows. Place the C1 bypass capacitor as close to the MCU as possible. Use a high-frequency-response ceramic capacitor for C1. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels. NOTE: Component values shown represent typical applications. Figure 1-3. Power Supply Bypassing #### 1.5.2 Oscillator Pins (OSC1 and OSC2) The OSC1 and OSC2 pins are the connections for the on-chip oscillator circuit. (See Section 8. Clock Generator Module (CGM).) #### 1.5.3 External Reset Pin (RST) A logic 0 on the RST pin forces the MCU to a known startup state. RST is bidirectional, allowing a reset of the entire system. It is driven low when General Release Specification General Description Pin Assignments any internal reset source is asserted. (See Section 7. System Integration Module (SIM).) #### 1.5.4 External Interrupt Pin (IRQ1) IRQ1 is an asynchronous external interrupt pin. (See Section 17. External Interrupt (IRQ).) IRQ1 is also the FLASH programming power pin. (See Section 2. Memory Map.) #### 1.5.5 CGM Power Supply Pins ( $V_{DDA}$ and $V_{SSA}$ ) $V_{DDA}$ and $V_{SSA}$ are the power supply pins for the analog portion of the clock generator module (CGM). Decoupling of these pins should be as per the digital supply. (See **Section 8. Clock Generator Module** (CGM).) #### 1.5.6 External Filter Capacitor Pin (CGMXFC) CGMXFC is an external filter capacitor connection for the CGM. (See Section 8. Clock Generator Module (CGM).) #### 1.5.7 Analog Power Supply Pins (V<sub>DDAD</sub> and V<sub>SSAD</sub>) $V_{DDAD}$ and $V_{SSAD}$ are the power supply pins for the analog-to-digital converter. Decoupling of these pins should be as per the digital supply. (See **Section 19. Analog-to-Digital Converter (ADC)**.) #### 1.5.8 ADC Voltage Decoupling Capacitor Pin (V<sub>REFH</sub>) $V_{REFH}$ is the power supply for setting the reference voltage $V_{REFH}$ . Connect the $V_{REFH}$ pin to the same voltage potential as $V_{DDAD}$ . (See Section 19. Analog-to-Digital Converter (ADC).) MC68HC908MR24 — Rev. 1.0 #### **General Description** #### 1.5.9 ADC Voltage Reference Low Pin (V<sub>REFL</sub>) $V_{REFL}$ is the lower reference supply for the ADC. Connect the $V_{REFL}$ pin to the same voltage potential as $V_{SSAD}$ . (See **Section 19. Analog-to-Digital Converter (ADC)**.) #### 1.5.10 Port A Input/Output (I/O) Pins (PTA7–PTA0) PTA7–PTA0 are general-purpose bidirectional I/O port pins. (See Section 15. Input/Output (I/O) Ports.) #### 1.5.11 Port B I/O Pins (PTB7/ATD7-PTB0/ATD0) Port B is an 8-bit special function port that shares all eight pins with the analog-to-digital converter (ADC). (See Section 19. Analog-to-Digital Converter (ADC) and (See Section 15. Input/Output (I/O) Ports.).) #### 1.5.12 Port C I/O Pins (PTC6-PTC2 and PTC1/ATD9-PTC0/ATD8) PTC6—PTC2 are general-purpose bidirectional I/O port pins. (See Section 15. Input/Output (I/O) Ports.) PTC1/ATD9—PTC0/ATD8 are special function port pins that are shared with the analog-to-digital converter (ADC). (See Section 19. Analog-to-Digital Converter (ADC) and Section 15. Input/Output (I/O) Ports.) #### 1.5.13 Port D Input-Only Pins (PTD6/IS3-PTD4/IS1 and PTD3/FAULT4-PTD0/FAULT1) PTD6/IS3-PTD4/IS1 are special function input-only port pins that also serve as current sensing pins for the pulse width modulator module (PWMMC). PTD3/FAULT4-PTD0/FAULT1 are special function port pins that also serve as fault pins for the pulse width modulator module (PWMMC). (See Section 9. Pulse Width Modulator for Motor Control (PWMMC) and Section 15. Input/Output (I/O) Ports.) General Description Pin Assignments #### 1.5.14 PWM Pins (PWM6-PWM1) PWM6–PWM1 are dedicated pins used for the outputs of the pulse width modulator module (PWMMC). These are high-current sink pins. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC) and Section 21. Electrical Specifications.) #### 1.5.15 PWM Ground Pin (PWMGND) PWMGND is the ground pin for the pulse width modulator module (PWMMC). This dedicated ground pin is used as the ground for the six high current PWM pins. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC).) #### 1.5.16 Port E I/O Pins (PTE7/TCH3A-PTE3/TCLKA and PTE2/TCH1B-PTE0/TCLKB) Port E is an 8-bit special function port that shares its pins with the two timer interface modules (TIMA and TIMB). (See Section 11. Timer Interface (TIMA), Section 12. Timer Interface (TIMB), and Section 15. Input/Output (I/O) Ports.) #### 1.5.17 Port F I/O Pins (PTF5/TxD-PTF4/RxD and PTF3/MISO-PTF0/SPSCK) Port F is a 6-bit special function port that shares two of its pins with the serial communications interface module (SCI) and four of its pins with the serial peripheral interface module (SPI). (See Section 13. Serial Peripheral Interface Module (SPI), Section 14. Serial Communications Interface Module (SCI), and Section 15. Input/Output (I/O) Ports.) # General Description ### General Release Specification — MC68HC908MR24 # Section 2. Memory Map #### 2.1 Contents | 2.2 | Introduction | 39 | |-----|--------------------------------|----| | 2.3 | Unimplemented Memory Locations | 39 | | 2.4 | Reserved Memory Locations | 40 | | 2.5 | I/O Section | 40 | | 2.6 | Monitor ROM | 52 | #### 2.2 Introduction The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 24 Kbytes of FLASH - 768 bytes of RAM - 46 bytes of user-defined vectors - 240 bytes of monitor ROM ## 2.3 Unimplemented Memory Locations Some addresses are unimplemented. Accessing an unimplemented address can cause an illegal address reset if illegal address resets are enabled. In the memory map and in the input/output (I/O) register summary, unimplemented addresses are shaded. MC68HC908MR24 — Rev. 1.0 ## **Memory Map** Some I/O bits are read-only: the write function is unimplemented. Writing to a read-only I/O bit has no effect on MCU operation. In register figures, the write function of read-only bits is shaded. Similarly, some I/O bits are write-only: the read function is unimplemented. Reading of write-only I/O bits has no effect on MCU operation. In register figures the read function of write-only bits is shaded. ## 2.4 Reserved Memory Locations Some addresses are reserved. Writing to a reserved address can have unpredictable effects on MCU operation. In the memory map and in the I/O register summary, reserved addresses are marked with the word reserved. Some I/O bits are reserved. Writing to a reserved bit can have unpredictable effects on MCU operation. In register figures, reserved bits are marked with the letter R. #### 2.5 I/O Section Addresses \$0000–\$005F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have these addresses: - \$FE00 (SIM break status register, SBSR) - \$FE01 (SIM reset status register, SRSR) - \$FE03 (SIM break flag control register, SBFCR) - \$FE08 (FLASH control register, FLCR) - \$FE0F (LVI status and control register, LVISCR) - \$FF80 (FLASH block protect register, FLBPR) - \$FFFF (COP control register, COPCTL) | \$0000 | | |--------------|------------------------------------------| | <b>\</b> | I/O REGISTERS — 96 BYTES | | \$005F | | | \$0060 | | | <b>↓</b> | RAM — 768 BYTES | | \$035F | | | \$0360 | | | $\downarrow$ | UNIMPLEMENTED — 40,096 BYTES | | \$9FFF | · | | \$A000 | | | $\downarrow$ | FLASH — 24,064 BYTES | | \$FDFF | | | \$FE00 | SIM BREAK STATUS REGISTER (SBSR) | | \$FE01 | SIM RESET STATUS REGISTER (SRSR) | | \$FE02 | RESERVED | | \$FE03 | SIM BREAK FLAG CONTROL REGISTER (SBFCR) | | \$FE04 | RESERVED | | \$FE05 | RESERVED | | \$FE06 | RESERVED | | \$FE07 | RESERVED | | \$FE08 | FLASH CONTROL REGISTER (FLCR) | | \$FE09 | UNIMPLEMENTED | | \$FE0A | UNIMPLEMENTED | | \$FE0B | UNIMPLEMENTED | | \$FE0C | UNIMPLEMENTED | | \$FE0D | UNIMPLEMENTED | | \$FE0E | UNIMPLEMENTED | | \$FE0F | LVI STATUS AND CONTROL REGISTER (LVISCR) | | \$FE10 | | | $\downarrow$ | MONITOR ROM — 240 BYTES | | \$FEFF | | | \$FF00 | | | $\downarrow$ | UNIMPLEMENTED — 192 BYTES | | \$FFD1 | | | \$FFD2 | | | $\downarrow$ | VECTORS — 46 BYTES | | \$FFFF | | Figure 2-1. Memory Map ## **Memory Map** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------|----------------------------------|-----------------|-------|-----------|-------|-----------|-------------|-------|----------|-------| | \$0000 | Port A Data Register<br>(PTA) | Read:<br>Write: | PTA7 | PTA6 | PTA5 | PTA4 | PTA3 | PTA2 | PTA1 | PTA0 | | | (i iry | Reset: | | | | Unaffecte | ed by reset | | | | | \$0001 | Port B Data Register<br>(PTB) | Read:<br>Write: | PTB7 | PTB6 | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0 | | | (110) | Reset: | | | | Unaffecte | ed by reset | | | | | | Port C Data Register | Read: | 0 | PTC6 | PTC5 | PTC4 | PTC3 | PTC2 | PTC1 | PTC0 | | \$0002 | (PTC) | Write: | R | 1 100 | 1 100 | | | 1102 | 1101 | 1100 | | | | Reset: | | | | | ed by reset | | <u> </u> | | | | Port D Data Register | Read: | 0 | PTD6 | PTD5 | PTD4 | PTD3 | PTD2 | PTD1 | PTD0 | | \$0003 | (PTD) | Write: | R | R | R | R | R | R | R | R | | | | Reset: | | | | Unaffecte | ed by reset | | | | | \$0004 | Data Direction Register A (DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | (DDIVI) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0005 | Data Direction Register B (DDRB) | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | (DDND) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Data Direction Desister C | Read: | 0 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | \$0006 | Data Direction Register C (DDRC) | Write: | R | DDRC0 | DDRC3 | DDRC4 | DDRC3 | DDRC2 | DDRCT | DDRC0 | | | ( | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Data Direction Degister D | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0007 | Data Direction Register D (DDRD) | Write: | R | R | R | R | R | R | R | R | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0008 | Port E Data Register<br>(PTE) | Read:<br>Write: | PTE7 | PTE6 | PTE5 | PTE4 | PTE3 | PTE2 | PTE1 | PTE0 | | | (1 12) | Reset: | | | | Unaffecte | ed by reset | | | | | | | Read: | 0 | 0 | DTEE | DTE4 | DTE3 | DTE | DTF1 | DTEO | | \$0009 | Port F Data Register<br>(PTF) | Write: | R | R | PTF5 | PTF4 | PTF3 | PTF2 | PTF1 | PTF0 | | | (111) | Reset: | | | | Unaffecte | ed by reset | | | | | \$000A | | | | | | Unimpl | emented | | | | | \$000B | | | | | | Unimpl | emented | | | | | U = Undeter | rmined X = Indeterminate | | R | = Reserve | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 9) General Release Specification Memory Map I/O Section 3 2 1 Addr. Bit 7 5 4 Bit 0 **Register Name** 6 Read: DDRE7 DDRE5 DDRE2 Data Direction Register E DDRE6 DDRE4 DDRE3 DDRE1 DDRE0 \$000C Write: (DDRE) 0 0 0 0 0 0 0 0 Reset: 0 0 Read: DDRF5 DDRF2 DDRF1 DDRF4 DDRF3 DDRF0 Data Direction Register F R \$000D Write: R (DDRF) 0 0 0 0 0 Reset: 0 **TOF** 0 0 Read: TOIE **TSTOP** PS<sub>2</sub> PS<sub>1</sub> PS<sub>0</sub> TIMA Status/Control Register \$000E 0 TRST R Write: (TASC) Reset: 0 0 1 0 0 0 0 0 Read: Bit 15 Bit 14 Bit 13 Bit 8 Bit 12 Bit 11 Bit 10 Bit 9 TIMA Counter Register High \$000F Write: R R R R R R R R (TACNTH) Reset: 0 0 0 0 0 0 0 0 Read: Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 **TIMA Counter Register Low** \$0010 Write: R R R R R R R R TACNTL) 0 0 0 0 0 0 0 0 Reset: Read: TIMA Counter Modulo Reg. 9 **Bit 15** 14 13 12 11 10 Bit 8 \$0011 High Write: (TAMODH) Reset: 1 1 1 1 1 1 1 1 Read: TIMA Counter Modulo Reg. 5 3 Bit 7 2 1 Bit 0 6 4 \$0012 Write: (TAMODL) Reset: 1 1 1 1 1 1 1 1 CH0F Read: TIMA Channel 0 ELS0B ELS0A **CHOMAX** CH0IE MS0B MS0A TOV0 0 \$0013 Status/Control Write: Register (TASC0) 0 0 0 Reset: 0 0 0 0 0 Read: **Bit 15** 14 13 12 11 10 9 Bit 8 TIMA Channel 0 Register High \$0014 Write: (TACH0H) Reset: Indeterminate after reset Read: Bit 7 5 4 3 2 1 Bit 0 6 TIMA Channel 0 Register Low \$0015 Write: (TACHOL) Indeterminate after reset Reset: CH1F 0 Read: TIMA Channel 1 CH1IE MS1A ELS1B ELS1A TOV1 CH1MAX \$0016 Status/Control Write: 0 R Register (TASC1) Reset: 0 0 0 0 0 0 0 0 Read: 9 Bit 15 14 13 12 11 10 Bit 8 TIMA Channel 1 Register High \$0017 Write: (TACH1H) Indeterminate after reset Reset: Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 9) **Bold** = Buffered = Reserved R MC68HC908MR24 — Rev. 1.0 X = Indeterminate U = Undetermined ## **Memory Map** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |----------|------------------------------------------|-----------------|--------|---------------------------|--------|-------------|----------------|--------|-------|-----------|--|--| | \$0018 | TIMA Channel 1 Register Low<br>(TACH1L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | (morriz) | Reset: | | | | Indetermina | te after reset | | | | | | | | TIMA Channel 2 | Read: | CH2F | CH2IE | MS2B | MS2A | ELS2B | ELS2A | TOV2 | CH2MAX | | | | \$0019 | Status/Control | Write: | 0 | CHZIL | IVISZD | IVISZA | LLJZD | LLJZA | 1002 | CHZWAX | | | | | Register (TASC2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$001A | TIMA Channel 2 Register High<br>(TACH2H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | | , | Reset: | | | | Indetermina | te after reset | | | | | | | \$001B | TIMA Channel 2 Register Low<br>(TACH2L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | ( | Reset: | | | | Indetermina | te after reset | | | | | | | | TIMA Channel 3 | Read: | CH3F | CH3IE | 0 | MS3A | ELS3B | ELS3A | TOV3 | CH3MAX | | | | \$001C | Status/Control Register | Write: | 0 | CHISIL | R | WOJA | LLSSD | LLOSA | 1073 | CHISIWIAX | | | | | (TASC3) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$001D | TIMA Channel 3 Register High<br>(TACH3H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | | (11.01.01.1) | Reset: | | | | Indetermina | te after reset | | | | | | | \$001E | TIMA Channel 3 Register Low (TACH3L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | (11101102) | Reset: | | Indeterminate after reset | | | | | | | | | | \$001F | Mask Option Register<br>(MOR) | Read:<br>Write: | EDGE | BONTNEG | TOPNEG | INDEP | LVIRST | LVIPWR | Bit 1 | COPD | | | | | (MOTC) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0020 | PWM Control Register 1<br>(PCTL1) | Read:<br>Write: | DISX | DISY | PWMINT | PWMF | ISENS1 | ISENS0 | LDOK | PWMEN | | | | | (1 312.) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0021 | PWM Control Register 2 | Read:<br>Write: | LDFQ1 | LDFQ0 | 0<br>R | IPOL1 | IPOL2 | IPOL3 | PRSC1 | PRSC0 | | | | | (PCTL2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0022 | Fault Control Register<br>(FCR) | Read:<br>Write: | FINT4 | FMODE4 | FINT3 | FMODE3 | FINT2 | FMODE2 | FINT1 | FMODE1 | | | | | (1. 011) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | U = Unde | etermined X = Indeterminate | | R | = Reserve | ed | Bold | = Buffered | | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 9) General Release Specification Memory Map I/O Section | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------|---------------------------------------------|-----------------|--------|-----------|--------|--------|------------|--------|-------|--------| | | 5 HOLL B | Read: | FPIN4 | FFLAG4 | FPIN3 | FFLAG3 | FPIN2 | FFLAG2 | FPIN1 | FFLAG1 | | \$0023 | \$0023 Fault Status Register (FSR) | Write: | R | R | R | R | R | R | R | R | | | (i Sit) | | U | 0 | U | 0 | U | 0 | U | 0 | | | \$0024 Fault Acknowledge Register (FTACK) | Read: | 0 | 0 | DT6 | DT5 | DT4 | DT3 | DT2 | DT1 | | \$0024 | | Write: | R | FTACK4 | R | FTACK3 | R | FTACK2 | R | FTACK1 | | | (i intorty | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DMM Output Control | Read: | 0 | OUTCTL | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | \$0025 | PWM Output Control<br>(PWMOUT) | Write: | R | OUTCIL | 0010 | 0013 | 0014 | 0013 | 0012 | 0011 | | | (1 1/11/1001) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DW#40 . D | Read: | 0 | 0 | 0 | 0 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$0026 | PWM Counter Register High (PCNTH) | Write: | R | R | R | R | R | R | R | R | | | (i civiii) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DUMA | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | \$0027 | PWM Counter Register Low (PCNTL) | Write: | R | R | R | R | R | R | R | R | | | (i OiviL) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D1444.0 | Read: | 0 | 0 | 0 | 0 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$0028 | PWM Counter Modulo<br>Register High (PMODH) | Write: | R | R | R | R | DILII | DIL IU | DIL 9 | DILO | | | Register High (Fillodin) | Reset: | 0 | 0 | 0 | 0 | Х | Х | Х | X | | \$0029 | PWM Counter Modulo<br>Register Low (PMODL) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Register Low (FINODL) | Reset: | Х | Х | Х | Х | Х | Х | Х | X | | \$002A | PWM 1 Value Register High<br>(PVAL1H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (I VALITI) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002B | PWM 1 Value Register Low<br>(PVAL1L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (1 1/12/2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002C | PWM 2 Value Register High<br>(PVAL2H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (1 4/12211) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002D | PWM 2 Value Register Low<br>(PVAL2L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (· · · · · · · · · · · · · · · · · · · | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | U = Unde | termined X = Indeterminate | | R | = Reserve | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 9) MC68HC908MR24 — Rev. 1.0 ## **Memory Map** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------|--------------------------------------------|-----------------|--------|-----------|--------|--------|------------|--------|-------|-------| | \$002E | PWM 3 Value Register High<br>(PVAL3H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (1 1712011) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002F | PWM 3 Value Register Low<br>(PVAL3L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (i villol) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0030 | \$0030 PWM 4 Value Register High (PVAL4H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (, ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0031 | PWM 4 Value Register Low<br>(PVAL4L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | ( = .=) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0032 | PWM 5 Value Register High<br>(PMVAL5H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (* | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0033 | PWM 5 Value Register Low<br>(PVAL5L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (i villol) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0034 | PWM 6 Value Register High<br>(PVAL6H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (* 17.1201.) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0035 | PWM 6 Value Register Low<br>(PMVAL6L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (1 11111112) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0036 | Dead Timer Write-Once<br>Register (DEADTM) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | register (BERBTIN) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0037 | PWM Disable Mapping<br>Write-Once Register | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (DISMAP) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0038 | SCI Control Register 1<br>(SCC1) | Read:<br>Write: | LOOPS | ENSCI | TXINV | M | WAKE | ILTY | PEN | PTY | | | (230.) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | U = Undet | rermined X = Indeterminate | | R | = Reserve | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 9) General Release Specification Memory Map I/O Section | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------|--------------------------------------------|-----------------|----------------|---------|--------|------------|-------------|-------|--------|-------| | \$0039 | SCI Control Register 2<br>(SCC2) | Read:<br>Write: | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK | | | (0002) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | COL Ocarback Devalution 2 | Read: | R8 | T8 | 0 | 0 | ORIE | NEIE | FEIE | PEIE | | \$003A | SCI Control Register 3 (SCC3) | Write: | R | 10 | R | R | ORIE | INCIE | FEIE | FEIE | | | (3333) | Reset: | U | U | 0 | 0 | 0 | 0 | 0 | 0 | | | COLObeles Deviates 1 | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | \$003B | SCI Status Register 1<br>(SCS1) | Write: | R | R | R | R | R | R | R | R | | | (5551) | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | BKF | RPF | | \$003C | SCI Status Register 2<br>(SCS2) | Write: | R | R | R | R | R | R | R | R | | | (3032) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$003D | SCI Data Register<br>(SCDR) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | (3001) | Reset: | | | | Unaffect | ed by reset | | | | | | | Read: | 0 | 0 | COD1 | CCDO | 0 | CCD2 | CCD1 | CCDO | | \$003E | SCI Baud Rate Register (SCBR) | Write: | R | R | SCP1 | SCP0 | R | SCR2 | SCR1 | SCR0 | | | (SCBIC) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | IDO1E | 0 | IMACK1 | MODE1 | | \$003F | IRQ Status/Control Register (ISCR) | Write: | R | R | R | R | IRQ1F | ACK1 | IMASK1 | MODE1 | | | (15610) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0040 | ADC Status and Control<br>Register (ADSCR) | Read:<br>Write: | COCO/<br>IDMAS | AIEN | ADCO | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | | | riogisto: (12001) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ADC Data Daniatan Himb | Read: | 0 | 0 | 0 | 0 | 0 | 0 | AD9 | AD8 | | \$0041 | ADC Data Register High<br>(ADRH) | Write: | R | R | R | R | R | R | R | R | | | (ADINI) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 4D0D D | Read: | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | | \$0042 | ADC Data Register Low (ADRL) | Write: | R | R | R | R | R | R | R | R | | | (NDNE) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 40001 10 7 | Read: | VDIVO | 4 DIV/1 | VD1/10 | VDICI N | MODE1 | MODEO | 0 | 0 | | \$0043 | ADC Clock Register<br>(ADCLK) | Write: | ADIV2 | ADIV1 | ADIV0 | ADICLK | MODE1 | MODE0 | 0 | R | | | (ADOLK) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | U = Undet | ermined X = Indeterminate | R | = Reserve | ed | Bold | = Buffered | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 9) MC68HC908MR24 — Rev. 1.0 ## **Memory Map** | SPI Control Register (SPCR) Read: SPRIE DMAS SPMSTR CPOL CPHA SPWOM SPE SPTIE Read: SPRIE Write: Reset O O O O O O O O O | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------|--------|--------|----------|--------|----------|-------------|---------|-------|-------| | Read: SPI Status and Control Register (SPSCR) Read: SPR (SPSCR) Read: SPR (SPSCR) Reset: Read: | \$0044 | | | SPRIE | DMAS | SPMSTR | CPOL | СРНА | SPWOM | SPE | SPTIE | | South Register (SPSCR) Register (SPSCR) Reset: 0 | | (Si Git) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | South Register (SPSCR) Reset: 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 | | SPI Status and Control | Read: | SPRF | EDDIE | OVRF | MODF | SPTE | MODEEN | CDD1 | SDD0 | | Read: Read | \$0045 | Register | Write: | R | ERRIE | R | R | R | MODELIN | SPKI | SPRU | | SPI Data Register (SPDR) Write: T7 T6 T5 T4 T3 T2 T1 T0 | | (SPSCR) | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | CDI Data Dagiatar | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | None | \$0046 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | S0048 | | (= | Reset: | | | | Unaffect | ed by reset | | | | | \$004A | \$0047 | | | | | | Unimpl | emented | | | | | \$004B | \$0048 | | | | | | Unimpl | emented | | | | | S004B | \$0049 | | | | | | Unimpl | emented | | | | | \$004C | \$004A | | | | | | Unimpl | emented | | | | | \$004E | \$004B | | | | | | Unimpl | emented | | | | | \$004F | \$004C | | | | | | Unimpl | emented | | | | | \$004F | \$004D | | | | | | Unimpl | emented | | | | | \$0050 | ¢0045 | | ļ | | | | | | | | | | \$0050 | \$004E | | | | | | Unimpi | ementea | | | | | \$0051 TIMB Status/Control Register (TBSC) Read: TOF Write: 0 Reset: 0 0 1 0 0 0 0 0 0 0 | \$004F | | | | | | Unimpl | emented | | | | | \$0051 TIMB Status/Control Register (TBSC) Write: 0 IOIE ISTOP TRST R PS2 PS1 PS0 \$0052 TIMB Counter Register High (TBCNTH) Read: Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Reset: 0 0 0 0 0 0 0 0 | \$0050 | | | | | | Unimpl | emented | | | | | \$0051 TIMB Status/Control Register (TBSC) Write: 0 IOIE ISTOP TRST R PS2 PS1 PS0 \$0052 TIMB Counter Register High (TBCNTH) Read: Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Reset: 0 0 0 0 0 0 0 0 | | | Read: | TOF | | | 0 | 0 | | | | | \$0052 Reset: 0 0 1 0 0 0 0 0 0 0 0 Reset: 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | \$0051 | | | | TOIE | TSTOP | | | PS2 | PS1 | PS0 | | \$0052 TIMB Counter Register High (TBCNTH) Write: R R R R R R R R R R R R R R R R R R R | | (1030) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | (TBCNTH) Write: R R R R R R R R R R R R R R R R R R R | | TIMD Country Desister III at | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: 0 0 0 0 0 0 0 0 | \$0052 | | | R | R | R | R | R | R | R | R | | U = Undetermined X = Indeterminate R = Reserved Bold = Buffered | | (.23.111) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | U = Unde | etermined X = Indeterminate | | R | = Reserv | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 9) General Release Specification Memory Map I/O Section | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------|-------------------------------------------|-----------------|-----------|-----------|--------|-------------|-----------------|--------|-------|---------| | | TIMB 0 | Read; | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | \$0053 | TIMB Counter Register Low (TBCNTL) | Write: | R | R | R | R | R | R | R | R | | | (IDONIE) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0054 | TIMB Counter Modulo<br>Register High | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (TBMODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0055 | TIMB Counter Modulo<br>Register Low | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (TBMODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0056 | TIMB Channel 0<br>Status/Control Register | Read:<br>Write: | CH0F<br>0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | (TBSC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0057 | TIMB Channel 0 Register High (TBCH0H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (12311011) | | | | | Indetermina | ate after reset | | | | | \$0058 | TIMB Channel 0 Register Low (TBCH0L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (1231162) | Reset: | | | | Indetermina | ate after reset | | | | | | TIMB Channel 1 | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | \$0059 | Status/Control Register | Write: | 0 | CITIL | R | WOTA | LLSID | LLJIA | 1011 | CITIWAX | | | (TBSC1) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$005A | TIMB Channel 1 Register High<br>(TBCH1H) | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (1201111) | Reset: | | | | Indetermina | ate after reset | | | | | \$005B | TIMB Channel 1 Register Low (TBCH1L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | ( | Reset: | | | | Indetermina | ate after reset | | | | | | DLL Control Dogistor | Read: | PLLIE | PLLF | PLLON | BCS | 1 | 1 | 1 | 1 | | \$005C | PLL Control Register<br>(PCTL) | Write: | , cere | R | 1 LLON | | R | R | R | R | | | , , | Reset: | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | PLL Bandwidth Control | Read: | AUTO | LOCK | ACQ | XLD | 0 | 0 | 0 | 0 | | \$005D | Register (PBWC) | Write: | | R | | | R | R | R | R | | Reset: | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | U = Unde | etermined X = Indeterminate | | R | = Reserve | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 9) MC68HC908MR24 — Rev. 1.0 ## **Memory Map** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|---------------------------------------------|-----------------|--------|-----------|--------|------------|----------------|------|-------|-------| | \$005E | PLL Programming Register<br>(PPG) | Read:<br>Write: | MUL7 | MUL6 | MUL5 | MUL4 | VRS7 | VRS6 | VRS5 | VRS4 | | | (110) | Reset: | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | \$005F | | | | | | Unimp | lemented | | | | | | | ا معطراً | | | | | | | | | | \$FE00 | SIM Break Status Register<br>(SBSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW | R | | | (JDJN) | | | | | | | | 0 | | | | SIM Reset Status Register (SRSR) | Read: | POR | PIN | COP | ILOP | ILAD | 0 | LVI | 0 | | \$FE01 | | Write: | R | R | R | R | R | R | R | R | | | (energy | Reset: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE03 | SIM Break Flag Control<br>Register (SBFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | Register (SBFCR) | | 0 | | | | | | | | | \$FE08 | FLASH Control Register<br>(FLCR) | Read:<br>Write: | FDIV1 | FDIV0 | BLK1 | BLK0 | HVEN | VERF | ERASE | PGM | | | (1201) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | LVIOUT | 0 | TDDCEL | 0 | 0 | 0 | 0 | 0 | | \$FE0F | LVI Status and Control<br>Register (LVISCR) | Write: | R | R | TRPSEL | R | R | R | R | R | | | register (EVISOR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | FLACU Divide Desired Desired | Read: | 0 | 0 | 0 | 0 | BPR3 | BPR2 | BPR1 | BPR0 | | \$FF80 | FLASH Block Protect Register (FLBPR) | Write: | R | R | R | R | R | R | R | R | | | (12311) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | | | | Low byte o | f reset vector | | | | | \$FFFF | COP Control Register (COPCTL) | Write: | | | | Clear CO | OP counter | | | | | | (001 012) | Reset: | | | | Unaffect | ed by reset | | | | | U = Und | etermined X = Indeterminate | [ | R | = Reserve | ed | Bold | = Buffered | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 9 of 9) Memory Map I/O Section Table 2-1 is a list of vector locations. Table 2-1. Vector Addresses | Table 2-1 | . Vector Addresses | |-----------|-------------------------------| | Address | Vector | | \$FFD2 | SCI Transmit Vector (High) | | \$FFD3 | SCI Transmit Vector (Low) | | \$FFD4 | SCI Receive Vector (High) | | \$FFD5 | SCI Receive Vector (Low) | | \$FFD6 | SCI Error Vector (High) | | \$FFD7 | SCI Error Vector (Low) | | \$FFD8 | SPI Transmit Vector (High) | | \$FFD9 | SPI Transmit Vector (Low) | | \$FFDA | SPI Receive Vector (High) | | \$FFDB | SPI Receive Vector (Low) | | \$FFDC | A/D Vector (High) | | \$FFDD | A/D Vector (Low) | | \$FFDE | TIM B Overflow Vector (High) | | \$FFDF | TIM B Overflow Vector (Low) | | \$FFE0 | TIM B Channel 1 Vector (High) | | \$FFE1 | TIM B Channel 1 Vector (Low) | | \$FFE2 | TIM B Channel 0 Vector (High) | | \$FFE3 | TIM B Channel 0 Vector (Low) | | \$FFE4 | TIM A Overflow Vector (High) | | \$FFE5 | TIM A Overflow Vector (Low) | | \$FFE6 | TIM A Channel 3 Vector (High) | | \$FFE7 | TIM A Channel 3 Vector (Low) | | \$FFE8 | TIM A Channel 2 Vector (High) | | \$FFE9 | TIM A Channel 2 Vector (Low) | | \$FFEA | TIM A Channel 1 Vector (High) | | \$FFEB | TIM A Channel 1 Vector (Low) | | \$FFEC | TIM A Channel 0 Vector (High) | | \$FFED | TIM A Channel 0 Vector (Low) | | | | ## **Memory Map** **Table 2-1. Vector Addresses (Continued)** | | Address | Vector | |----------|---------|---------------------| | <b>A</b> | \$FFEE | PWMMC Vector (High) | | | \$FFEF | PWMMC Vector (Low) | | | \$FFF0 | FAULT 4 (High) | | | \$FFF1 | FAULT 4 (Low) | | | \$FFF2 | FAULT 3 (High) | | | \$FFF3 | FAULT 3 (Low) | | | \$FFF4 | FAULT 2 (High) | | <b>t</b> | \$FFF5 | FAULT 2 (Low) | | Priority | \$FFF6 | FAULT 1 (High) | | _ | \$FFF7 | FAULT 1 (Low) | | | \$FFF8 | PLL Vector (High) | | | \$FFF9 | PLL Vector (Low) | | | \$FFFA | IRQ1 Vector (High) | | | \$FFFB | IRQ1 Vector (Low) | | | \$FFFC | SWI Vector (High) | | ▼ | \$FFFD | SWI Vector (Low) | | dg | \$FFFE | Reset Vector (High) | | High | \$FFFF | Reset Vector (Low) | | | | | ## 2.6 Monitor ROM The 240 bytes at addresses \$FE10—\$FEFF are reserved ROM addresses that contain the instructions for the monitor functions. (See **Section 10. Monitor ROM (MON)**.) ### General Release Specification — MC68HC908MR24 # Section 3. Random-Access Memory (RAM) #### 3.1 Contents | 3.2 | Introduction | 3 | |-----|------------------------|---| | 3.3 | Functional Description | 3 | #### 3.2 Introduction This section describes the 768 bytes of RAM. ## 3.3 Functional Description Addresses \$0060 through \$035F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. #### **NOTE:** For correct operation, the stack pointer must point only to RAM locations. Within page zero are 145 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805 compatibility, the H register is not stacked. MC68HC908MR24 - Rev. 1.0 ## **Random-Access Memory (RAM)** During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. **NOTE:** Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. ## General Release Specification — MC68HC908MR24 # Section 4. FLASH Memory #### 4.1 Contents | 4.2 | Introduction55 | |------|---------------------------------------| | 4.3 | Functional Description | | 4.4 | FLASH Control Register | | 4.5 | FLASH Charge Pump Frequency Control58 | | 4.6 | FLASH Erase Operation59 | | 4.7 | FLASH Program/Margin Read Operation60 | | 4.8 | FLASH Block Protection | | 4.9 | FLASH Block Protect Register | | 4.10 | Wait Mode | #### 4.2 Introduction This section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump. ## 4.3 Functional Description The FLASH memory is an array of 24,064 bytes with an additional 46 bytes of user vectors and one byte of block protection. An erased bit reads as a logic 0 and a programmed bit reads as a logic 1. Program and erase operations are facilitated through control bits in a memory mapped register. Details for these operations appear later in this section. Memory in the FLASH array is organized into pages within rows. There are eight pages of memory per row with 8 bytes per page. The minimum erase MC68HC908MR24 - Rev. 1.0 ## **FLASH Memory** block size is a single row, 64 bytes. Programming is performed on a per page basis; eight bytes at a time. The address ranges for the user memory and vectors are: - \$A000-\$FDFF - \$FF80 (block protect register) - \$FE08 (FLASH control register) - \$FFD2–\$FFFF (These locations are reserved for user-defined interrupt and reset vectors.) When programming the FLASH, just enough program time must be used to program a page. Too much program time can result in a program disturb condition; in which case an erased bit on the row being programmed becomes unintentionally programmed. Program disturb is avoided by using an iterative program and margin read technique known as the smart page programming algorithm. The smart programming algorithm is required whenever programming the array (see 4.7 FLASH Program/Margin Read Operation). As well, to avoid the program disturb issue each row should not be programmed more than eight times before it is erased. The eight program cycle maximum per row aligns with the architectures eight pages of storage per row. The margin read step of the smart programming algorithm is used to insure programmed bits are programmed to sufficient margin for data retention over the device lifetime. Below is the row architecture for this array: - \$A000-\$A03F (row0) - \$A040-\$A07F (row1) - \$A080-\$A0CF (row2) - ------ - \$FFBF-\$FFFF(row 511) Programming tools are available from Motorola. Contact your local Motorola representative for more information. **NOTE:** A security feature prevents viewing of the FLASH contents.<sup>1</sup> General Release Specification <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. FLASH Memory FLASH Control Register ## 4.4 FLASH Control Register The FLASH control register controls FLASH program, erase, and margin read operations. Figure 4-1. FLASH Control Register (FLCR) #### FDIV1 — Frequency divide control bit This read/write bit together with FDIV0 selects the factor by which the charge pump clock is divided from the system clock. See **4.5 FLASH** Charge Pump Frequency Control. #### FDIV0 — Frequency divide control bit This read/write bit together with FDIV1 selects the factor by which the charge pump clock is divided from the system clock. See **4.5 FLASH** Charge Pump Frequency Control. #### BLK1— Block erase control bit This read/write bit together with BLK0 allows erasing of blocks of varying size. See **4.6 FLASH Erase Operation** for a description of available block sizes. #### BLK0 — Block erase control bit This read/write bit together with BLK1 allows erasing of blocks of varying size. See **4.6 FLASH Erase Operation** for a description of available block sizes. ## **FLASH Memory** #### HVEN — High-voltage enable bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program/margin read or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MARGIN — Margin read control bit This read/write bit configures the memory for margin read operation. MARGIN cannot be set if the HVEN = 1. MARGIN will automatically return to unset if asserted when HVEN is set. - 1 = Verify operation selected - 0 = Verify operation unselected #### ERASE — Erase control bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be set at the same time. - 1 = Erase operation selected - 0 = Erase operation unselected #### PGM — Program control bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be set at the same time. - 1 = Program operation selected - 0 = Program operation unselected ## 4.5 FLASH Charge Pump Frequency Control The internal charge pump required for program, margin read, and erase operations is designed to operate most efficiently with a 2MHz clock. The charge pump clock is derived from the bus clock. **Table 4-1** shows how the FDIV bits are used to select a charge pump frequency based on the bus clock frequency. Program and erase operations cannot be performed if the bus clock frequency is below 2 MHz. General Release Specification FLASH Memory FLASH Erase Operation **Table 4-1. Charge Pump Clock Frequency** | FDIV1 | FDIV0 | Pump clock frequency | Bus clock frequency | |-------|-------|----------------------|---------------------| | 0 | 0 | Bus Frequency ÷ 1 | 2 MHz ± 10% | | 0 | 1 | Bus Frequency ÷ 2 | 4 MHz ± 10% | | 1 | 0 | Bus Frequency ÷ 2 | 4 MHz ± 10% | | 1 | 1 | Bus Frequency ÷ 4 | 8 MHz ± 10% | ## 4.6 FLASH Erase Operation Use the following procedure to erase a block of FLASH memory: - Set the ERASE bit, the BLK0, BLK1, FDIV0, and FDIV1 bits in the FLASH control register. See Table 4-2 for block sizes. See Table 4-1 for FDIV settings. - To insure target portion of array is unprotected, read the block protect register: address \$FF80. See 4.8 FLASH Block Protection and 4.9 FLASH Block Protect Register for more information. - 3. Write to any FLASH address with any data within the block address range desired. - 4. Set the HVEN bit. - 5. Wait for a time, t<sub>ERASE</sub>. - 6. Clear the HVEN bit. - 7. Wait for a time, t KILL for the high voltages to dissipate. - 8. Clear the ERASE bit. - 9. After time t<sub>HVD</sub>, the memory can be accessed in read mode again. **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed $t_{FRASE}$ maximum. MC68HC908MR24 - Rev. 1.0 ## **FLASH Memory** **Table 4-2** shows the various block sizes which can be erased in one erase operation. Table 4-2. Erase Block Sizes | BLK1 | BLK0 | Block size, addresses cared | |------|------|---------------------------------| | 0 | 0 | Full Array: 24 Kbytes | | 0 | 1 | One-Half Array: 16 Kbytes (A14) | | 1 | 0 | Eight Rows: 512 Bytes (A14–A9) | | 1 | 1 | Single Row: 64 Bytes (A14–A6) | In step 2 of the erase operation, the cared addresses are latched and used to determine the location of the block to be erased. For instance, with BLK0 = BLK1 = 0, writing to any FLASH address in the range \$A000 to \$FFFF will enable the full-array erase. ## 4.7 FLASH Program/Margin Read Operation **NOTE:** After a total of eight program operations have been applied to a row, the row must be erased before further programming in order to avoid program disturb. An erased byte will read \$00. Programming of the FLASH memory is done on a page basis. A page consists of eight consecutive bytes starting from address \$XXX0 or \$XXX8. The purpose of the margin read mode is to ensure that data has been programmed with sufficient margin for long-term data retention. While performing a margin read the operation is the same as for ordinary read mode except that a built-in counter stretches the data access for an additional eight cycles to allow sensing of the lower cell current. Margin read mode imposes a more stringent read condition on the bitcell to insure the bitcell is programmed with enough margin for long-term data retention. During these eight cycles the COP counter continues to run. The user must account for these extra cycles within COP feed loops. A margin read cycle can only follow a program operation. To program and margin read the FLASH memory, use the following procedure: - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Read from the block protect register. General Release Specification FLASH Memory FLASH Program/Margin Read Operation - 3. Write data to the eight bytes of the page being programmed. This requires eight separate write operations. - 4. Set the HVEN bit. - 5. Wait for time, t<sub>PROG</sub>. - 6. Clear the HVEN bit. - 7. Wait for time, t<sub>HV/TV</sub>. - 8. Set the MARGIN bit. - 9. Wait for time, $t_{VTP}$ . - 10. Clear the PGM bit. - 11. Wait for time, t<sub>HVD</sub>. - 12. Read back data in verify mode. This is done in eight separate read operations which are each stretched by eight cycles. - 13. Clear the MARGIN bit. **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. This program/verify sequence is repeated throughout the memory until all data is programmed. For minimum overall programming time and least program disturb effect, the smart programming algorithm should be followed. (See **4.6 FLASH Erase Operation**). **NOTE:** In order to ensure proper operation after completion of the smart programming algorithm and prior to a normal read of an address in the FLASH array, a series of 500 dummy reads of any arbitrary address in the array needs to be performed. ## **FLASH Memory** Figure 4-2. Smart Programming Algorithm General Release Specification FLASH Memory FLASH Block Protection #### 4.8 FLASH Block Protection **NOTE:** In performing a program or erase operation the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the NVEN bit. Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made for protecting blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by reserving a location in the memory for block protect information and requiring that this location be read from to enable setting of the HVEN bit. When the block protect register is read, its contents are latched by the FLASH control logic. If the address range for an erase or program operation includes a protected block, the PGM or ERASE bit is cleared which prevents the HVEN bit in the FLASH control register from being set so that no high voltage is allowed in the array. When the block protect register is erased (all 0s), the entire memory is accessible for program and erase. When bits within the register are programmed, they lock blocks of memory address ranges as shown in **4.9 FLASH Block Protect Register**. The block protect register itself can be erased or programmed only with an external voltage + $V_{HI}$ present on the $\overline{IRQ}$ pin. This voltage also allows entry from reset into the monitor mode. ## **FLASH Memory** ## 4.9 FLASH Block Protect Register The block protect register is implemented as a byte within the FLASH memory. Each bit, when programmed, protects a range of addresses in the FLASH. Figure 4-3. FLASH Block Protect Register (FLBPR) BPR3 — Block protect register bit 3 This bit protects the memory contents in the address range \$A000 to \$FFFF. - 1 = Address range protected from erase or program - 0 = Address range open to erase or program BPR2 — Block protect register bit 2 This bit protects the memory contents in the address range \$C000 to \$FFFF. - 1 = Address range protected from erase or program - 0 = Address range open to erase or program BPR1 — Block protect register bit 1 This bit protects the memory contents in the address range \$E000 to \$FFFF. - 1 = Address range protected from erase or program - 0 = Address range open to erase or program FLASH Memory Wait Mode BPR0 — Block protect register bit 0 This bit protects the memory contents in the address range \$F000 to \$FFFF. - 1 = Address range protected from erase or program - 0 = Address range open to erase or program By programming the block protect bits, a portion of the memory will be locked so that no further erase or program operations may be performed. Programming more than one bit at a time is redundant. If both bit 1 and bit 2 are set, for instance, the address range C000 through FFFF is locked. If all bits are erased, then all of the memory is available for erase and program. The presence of a voltage + $V_{HI}$ on the $\overline{RQ}$ pin will bypass the block protection so that all of the memory, including the block protect register, is open for program and erase operations. #### 4.10 Wait Mode Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FASH memory directly, but there will not be any memory activity since the CPU is inactive. The WAIT instruction should not be executed while performing a program or erase operation on the FLASH. When the MCU is put into wait mode, the charge pump for the FLASH is disabled so that either a program or erase operation will not continue. If the memory is in either program mode (PGM = 1, HVEN = 1) or erase mode (ERASE = 1, HVEN = 1), then it will remain in that mode during wait. Exit from wait must now be done with a reset rather than an interrupt because if exiting wait with an interrupt, the memory will not be in read mode and the interrupt vector cannot be read from the memory. FLASH Memory ## General Release Specification — MC68HC908MR24 # Section 5. Mask Option Register (MOR) #### 5.1 Contents | 5.2 | Introduction | |-----|------------------------| | 5.3 | Functional Description | #### 5.2 Introduction This section describes the mask option register (MOR). This register contains bits that configure the following options: - Resets caused by the low-voltage inhibit (LVI) module - Power to the LVI module - Computer operating properly (COP) module - Top-side pulse width modulator (PWM) polarity - Bottom-side PWM polarity - Edge-aligned versus center-aligned PWMs - Six independent PWMs versus three complementary PWM pairs ## Mask Option Register (MOR) ## 5.3 Functional Description The MOR is a write-once register. Out of reset, MOR will read all 0s. Once the register is written, further writes will have no effect until a reset occurs. **NOTE:** If the LVI module and the LVI reset signal are enabled, a reset occurs when $V_{DD}$ falls to a voltage, LVI<sub>TRIPF</sub>, and remains at or below that level for at least nine consecutive CPU cycles. Once an LVI reset occurs, the MCU remains in reset until $V_{DD}$ rises to a voltage, LVI<sub>TRIPR</sub>. Figure 5-1. Mask Option Register (MOR) EDGE — Edge-align enable bit EDGE determines if the motor control PWM will operate in edgealigned mode or center-aligned mode. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC).) 1 = Edge-aligned mode enabled 0 = Center-aligned mode enabled BOTNEG — Bottom-side PWM polarity bit BOTNEG determines if the bottom-side PWMs will have positive or negative polarity. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC).) 1 = Negative polarity 0 = Positive polarity Mask Option Register (MOR) Functional Description TOPNEG — Top-side PWM polarity bit TOPNEG determines if the top-side PWMs will have positive or negative polarity. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC).) 1 = Negative polarity 0 = Positive polarity INDEP — Independent mode enable bit INDEP determines if the motor control PWMs will be six independent PWMs or three complementary PWM pairs. (See Section 9. Pulse Width Modulator for Motor Control (PWMMC).) 1 = Six independent PWMs 0 = Three complementary PWM pairs LVIPWR — LVI power disable bit LVIPWR disables the LVI module. (See **Section 18. Low-Voltage Inhibit (LVI)**.) 1 = LVI module power disabled 0 = LVI module power enabled LVIRST — LVI reset disable bit LVIRST disables the reset signal from the LVI module. (See **Section 18. Low-Voltage Inhibit (LVI)**.) 1 = LVI module resets disabled 0 = LVI module resets enabled Bit 1 Writing a 0 or a 1 has no effect on MCU operation, it operates just as the other bits within this write-once register operate. COPD — COP disable bit COPD disables the COP module. (See Section 16. Computer Operating Properly (COP).) 1 = COP module disabled 0 = COP module enabled MC68HC908MR24 - Rev. 1.0 Mask Option Register (MOR) ## General Release Specification — MC68HC908MR24 # Section 6. Central Processor Unit (CPU) #### 6.1 Contents | 6.2 | Introduction71 | |-------|-------------------------------| | 6.3 | Features | | 6.4 | CPU Registers | | 6.4.1 | Accumulator | | 6.4.2 | Index Register | | 6.4.3 | Stack Pointer | | 6.4.4 | Program Counter76 | | 6.4.5 | Condition Code Register | | 6.5 | Arithmetic/Logic Unit (ALU)79 | | 6.6 | Instruction Set Summary80 | | 6.7 | Opcode Map | #### 6.2 Introduction This section describes the central processor unit (CPU08, Version A). The M68HC08 CPU is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual*, Motorola document number CPU08RM/AD, contains a description of the CPU instruction set, addressing modes, and architecture. ## **Central Processor Unit (CPU)** #### 6.3 Features #### Features of the CPU include: - Full upward, object-code compatibility with M68HC05 family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with X-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memoryspace - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power wait mode ## 6.4 CPU Registers **Figure 6-1** shows the five CPU registers. CPU registers are not part of the memory map. Central Processor Unit (CPU) CPU Registers Figure 6-1. CPU Registers #### 6.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 6-2. Accumulator (A) ## **Central Processor Unit (CPU)** #### 6.4.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. Figure 6-3. Index Register (H:X) The index register can serve also as a temporary data storage location. Central Processor Unit (CPU) CPU Registers #### 6.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) NOTE: The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page zero (\$0000 to \$00FF) frees direct address (page zero) space. For correct operation, the stack pointer must point only to RAM locations. ## **Central Processor Unit (CPU)** #### 6.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) Central Processor Unit (CPU) CPU Registers #### 6.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|-------|---|---|---|---|---|---|-------| | Read:<br>Write: | V | 1 | 1 | Н | _ | N | Z | С | | Reset: | Χ | 1 | 1 | Χ | 1 | Х | Χ | Χ | Figure 6-6. Condition Code Register (CCR) #### V — Overflow flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow X = Indeterminate #### H — Half-carry flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an ADD or ADC operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 ## **Central Processor Unit (CPU)** #### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled #### NOTE: To maintain M6805 compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return from interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can only be cleared by the clear interrupt mask software instruction (CLI). ## N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result Central Processor Unit (CPU) Arithmetic/Logic Unit (ALU) ## C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. - 1 = Carry out of bit 7 - 0 = No carry out of bit 7 ## 6.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual*, Motorola document number CPU08RM/AD for a description of the instructions and addressing modes and more detail about CPU architecture. ## **Central Processor Unit (CPU)** ## 6.6 Instruction Set Summary Table 6-1 provides a summary of the M68HC08 instruction set. **Table 6-1. Instruction Set Summary** | Source | Operation | Description | | | | ct<br>CR | | l | Address<br>Mode | ode | Operand | es | |----------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|-----------|----------|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | Form | · | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr,<br>ADC opr,X<br>ADC opr,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>\$</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>1</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 ^{\vee} M)$ | - | - | - | - | - | - | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 \% M)$ | - | - | - | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND opr,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | _ | _ | \$ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C ← | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | - | - | - | _ | _ | - | REL | 24 | rr | 3 | General Release Specification MC68HC908MR24 — Rev. 1.0 Central Processor Unit (CPU) Instruction Set Summary ## **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct ( | | | Address<br>Mode | Opcode | Operand | es | |--------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|---|---|----|----------|----------|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--------------------------------------| | FOIII | · | · | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | - | _ | _ | - | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel? (Z) = 1 | - | - | - | - | - | - | REL | 27 | rr | 3 | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | _ | - | - | - | - | - | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) (N \oplus V) = 0$ | _ | - | _ | - | _ | - | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | - | - | - | - | - | - | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | - | - | - | - | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | PC ← (PC) + 2 + rel? (C) (Z) = 0 | - | - | - | - | _ | - | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same<br>(Same as BCC) | PC ← (PC) + 2 + rel? (C) = 0 | _ | - | - | - | _ | - | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$ | - | - | - | - | - | - | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | - | - | - | - | - | - | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) (N \oplus V) = 1$ | _ | _ | _ | _ | - | _ | REL | 93 | rr | 3 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel? (C) = 1 | _ | - | - | - | _ | - | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | _ | - | _ | _ | _ | _ | REL | 23 | rr | 3 | | BLT opr | Branch if Less Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$ | _ | _ | _ | _ | _ | _ | REL | 91 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | $PC \leftarrow (PC) + 2 + rel? (I) = 0$ | _ | _ | L- | _ | _ | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? (N) = 1 | _ | _ | L- | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? (I) = 1 | _ | _ | _ | _ | _ | _ | REL | 2D | rr | 3 | MC68HC908MR24 - Rev. 1.0 # Central Processor Unit (CPU) **Table 6-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | Ef | | ct<br>CR | | | Address<br>Mode | Opcode | Operand | es | |-------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|---|----------|---|----------|----------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|---------------------------------------| | Form | | • | ٧ | Н | ı | N | z | С | Add | Opc | Ope | Cvcles | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ | - | - | - | - | - | - | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | - | - | - | - | - | - | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + <i>rel</i> | - | - | - | - | - | - | REL | 20 | rr | 3 | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + rel? (Mn) = 0 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | BRN rel | Branch Never | PC ← (PC) + 2 | _ | - | - | - | - | - | REL | 21 | rr | 3 | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 555555555 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{c} PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \ ? \ (A) - (M) = \$00 \\ \end{array}$ | _ | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | _ | _ | _ | _ | _ | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | _ | - | 0 | _ | - | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{c} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>1<br>3<br>2<br>4 | General Release Specification MC68HC908MR24 — Rev. 1.0 Central Processor Unit (CPU) Instruction Set Summary **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct<br>CR | | | Address<br>Mode | Opcode | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | · | • | ٧ | Н | I | N | z | С | Add | Opc | Ope | Cycles | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1<br>9ED1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = SFF - (M) \\ A \leftarrow (\overline{A}) = SFF - (M) \\ X \leftarrow (\overline{X}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \end{array}$ | 0 | _ | _ | <b>1</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | <b>‡</b> | - | - | <b>‡</b> | <b>‡</b> | \$ | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3 4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX, X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | - | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ PC \leftarrow (PC) + 3 + rel? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel? (result) \neq 0 \\ PC \leftarrow (PC) + 3 + rel? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel? (result) \neq 0 \\ PC \leftarrow (PC) + 4 + rel? (result) \neq 0 \end{array}$ | _ | _ | _ | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{array}{c} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | _ | _ | - | - | \$ | \$ | INH | 52 | | 7 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | MC68HC908MR24 - Rev. 1.0 # Central Processor Unit (CPU) **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | Εf | fe<br>C( | ct<br>CR | on | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|----------|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|----------------------------|--------------------------------------| | Form | | · | ٧ | Н | I | N | z | С | Add | Opc | Ope | Cycles | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $\begin{array}{l} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | 1 | - | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2 3 4 3 2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $ \begin{array}{c} PC \leftarrow (PC) + n \ (n = 1, 2, \mathrm{or} \ 3) \\ Push \ (PCL); \ SP \leftarrow (SP) - 1 \\ Push \ (PCH); \ SP \leftarrow (SP) - 1 \\ PC \leftarrow Unconditional \ Address \end{array} $ | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | _ | - | \$ | <b>‡</b> | _ | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 4 | | LDX #opr<br>LDX opr<br>LDX opr,<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | C 0 b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 | <b>‡</b> | _ | _ | 0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | \$ | <b>‡</b> | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | - | 0 | - | - | - | 0 | INH | 42 | | 5 | General Release Specification MC68HC908MR24 — Rev. 1.0 Central Processor Unit (CPU) Instruction Set Summary ## **Table 6-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | | | ct<br>CR | | l | Address<br>Mode | ode | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|----------------|--------------------------------------| | Form | | <b>,</b> | ٧ | Н | I | N | Z | С | Add | Opcode | Ope | Cycles | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{array}{c} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | - | _ | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | - | - | - | - | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); $SP \leftarrow (SP) - 1$ | - | - | _ | - | - | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | - | _ | - | - | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); $SP \leftarrow (SP) - 1$ | - | - | _ | - | - | - | INH | 89 | | 2 | | PULA | Pull A from Stack | $SP \leftarrow (SP + 1); Pull (A)$ | - | - | _ | - | - | - | INH | 86 | | 2 | | PULH | Pull H from Stack | SP ← (SP + 1); Pull (H) | - | - | _ | - | - | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | - | _ | - | - | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | SP ← SP + 1; Pull (PCH)<br>SP ← SP + 1; Pull (PCL) | - | - | - | - | - | - | INH | 81 | | 4 | MC68HC908MR24 - Rev. 1.0 # Central Processor Unit (CPU) **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | Εf | fe<br>C | ct<br>CR | on | | Address<br>Mode | Opcode | Operand | les | |------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------|----------|-----------|-----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | Form | | • | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | \$ | <b>\$</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | - | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | $M \leftarrow (A)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | - | - | \$ | <b>‡</b> | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | - | - | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | \$ | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | <b>‡</b> | _ | _ | <b>‡</b> | <b>\$</b> | <b>\$</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | <b>‡</b> | <b>‡</b> | \$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 84 | | 2 | | TAX | Transfer A to X | X ← (A) | - | _ | _ | - | - | _ | INH | 97 | | 1 | | TPA | Transfer CCR to A | A ← (CCR) | - | - | - | - | - | _ | INH | 85 | | 1 | General Release Specification MC68HC908MR24 — Rev. 1.0 Central Processor Unit (CPU) Opcode Map **Table 6-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct<br>CR | on | | Address<br>Mode | Opcode | Operand | les | |--------------------------------------------------------------|---------------------------|----------------------------------------|---|---|---|----------|----------|---|---------------------------------------|------------------------------------|----------------|----------------------------| | 1 01111 | | | ٧ | Н | I | N | Z | С | Add | obc | Ope | Cycles | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | - | - | - | - | INH | 95 | | 2 | | TXA | Transfer X to A | $A \leftarrow (X)$ | - | - | - | _ | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | - | - | - | - | INH | 94 | | 2 | | Α | Accumulator | |-------|---------------------------------------------------------------------| | С | Carry/borrow bit | | CCR | Condition code register | | dd | Direct address of operand | | dd rr | Direct address of operand and relative offset of branch instruction | | DD | Direct to direct addressing mode | | DIR | Direct addressing mode | | DIX+ | Direct to indexed with post increment addressing mode | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | | EXT | Extended addressing mode | | ff | Offset byte in indexed, 8-bit offset addressing | | Н | Half-carry bit | | Н | Index register high byte | | hh II | High and low bytes of operand address in extended addressing | | I | Interrupt mask | | ii | Immediate operand byte | | IMD | Immediate source to direct destination addressing mode | | IMM | Immediate addressing mode | | INH | Inherent addressing mode | | IX | Indexed, no offset addressing mode | | IX+ | Indexed, no offset, post increment addressing mode | | IX+D | Indexed with post increment to direct addressing mode | | IX1 | Indexed, 8-bit offset addressing mode | | IX1+ | Indexed, 8-bit offset, post increment addressing mode | | IX2 | Indexed, 16-bit offset addressing mode | | M | Memory location | | N | Negative bit | - n Any bit - opr Operand (one or two bytes) - PC Program counter - PCH Program counter high byte PCL Program counter low byte - REL Relative addressing mode - rel Relative program counter offset byterr Relative program counter offset byte - SP1 Stack pointer, 8-bit offset addressing mode - SP2 Stack pointer 16-bit offset addressing mode - SP Stack pointer U Undefined - V Overflow bit - X Index register low byte - Z Zero bit - & Logical AND - | Logical OR - ⊕ Logical EXCLUSIVE OR - () Contents of - –( ) Negation (two's complement) - # Immediate value - « Sign extend - $\leftarrow \quad \text{Loaded with} \quad$ - Concatenated with - \$\text{Set or cleared}\$ - Not affected ## 6.7 Opcode Map See Table 6-2. MC68HC908MR24 - Rev. 1.0 ## Central Processor Unit (CPU) | Q | ŀ | |----------|----| | Тар | l | | ⋝ | ı, | | _ | l | | <u> </u> | l | | 20 | ļ | | × | l | | pood | l | | 斉 | ŀ | | J | l | | ٦i | l | | 6-2. | l | | ဖ | l | | Φ | l | | Š | l | | <u>a</u> | l | | Ë. | l | | • | I. | | | ŀ | | | | | | ŀ | | | ľ | | | ľ | | | Dit Mani | acitolina | Dronch | | | Dood Modify Write | lify Write | | i | Control | | | | | Dogietor/Momorn | Momony | | | | |-----|----------------------|---------------------|----------------------------|--------------------|---------------------|-------------------|----------------|---------------|---------------|--------------------|--------------|--------------|-------------------|--------------|-----------------|--------------|-------------------|-------------------|-------------| | | DIR | DIR DIR | | DIR | H | INH | IX1 | SP1 | × | HNI | H | MM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | × | | MSB | 0 | - | 7 | 3 | 4 | r. | 9 | 9E6 | 7 | ∞ | 6 | 4 | Ф | ပ | ۵ | 9ED | ш | 3EE | ш | | 0 | 5<br>BRSET0<br>3 DIR | BSET0<br>2 DIR | BRA<br>2 REL | 4<br>NEG<br>2 DIR | NEGA<br>1 INH | NEGX<br>1 INH | NEG 4<br>2 IX1 | NEG<br>3 SP1 | NEG<br>1 IX | RTI<br>1 INH | BGE 2 | SUB 2 | SUB<br>2 DIR | SUB<br>3 EXT | SUB<br>3 IX2 | SUB<br>4 SP2 | SUB<br>2 IX1 | SUB<br>3 SP1 | SUB 1X | | 1 | 5<br>BRCLR0<br>3 DIR | BCLR0<br>2 DIR | BRN<br>2 REL | CBEQ<br>3 DIR | CBEQA<br>3 IMM | CBEQX<br>3 IMM | CBEQ<br>3 IX1+ | CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | RTS<br>1 INH | BLT 2 | CMP 2 | CMP<br>2 DIR | CMP<br>3 EXT | CMP<br>3 IX2 | CMP<br>4 SP2 | CMP<br>2 IX1 | CMP 3 SP1 | CMP<br>1 IX | | 2 | BRSET1<br>3 DIR | BSET1<br>2 DIR | BHI<br>2 REL | | MUL<br>1 INH | DIV<br>1 INH | NSA<br>1 INH | | DAA<br>1 INH | | BGT 2 | SBC 2 | SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | SBC<br>4 SP2 | SBC<br>2 IX1 | SBC<br>3 SP1 | SBC 1 | | 3 | 5<br>BRCLR1<br>3 DIR | BCLR1<br>2 DIR | BLS<br>2 REL | COM<br>2 DIR | COMA<br>1 INH | COMX<br>1 INH | COM<br>2 IX1 | COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | BLE 2 | CPX 2 | 3<br>CPX<br>2 DIR | CPX<br>3 EXT | CPX<br>3 IX2 | CPX<br>4 SP2 | CPX<br>2 IX1 | CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | BSET2<br>2 DIR | BCC<br>2 REL | LSR<br>2 DIR | LSRA<br>1 INH | LSRX<br>1 INH | LSR<br>2 IX1 | LSR<br>3 SP1 | LSR<br>1 IX | TAP 1 | TXS<br>1 INH | AND 2 | 3<br>AND<br>2 DIR | AND 3 EXT | AND<br>3 IX2 | AND<br>4 SP2 | AND 2 IX1 | AND 3 SP1 | AND 1X | | 5 | 5<br>BRCLR2<br>3 DIR | BCLR2<br>2 DIR | BCS<br>REL | STHX<br>2 DIR | LDHX<br>3 IMM | LDHX<br>2 DIR | CPHX<br>3 IMM | | CPHX<br>DIR | TPA 1 | TSX<br>1 INH | BIT 2 | BIT 2 DIR | BIT 3 EXT | BIT<br>3 IX2 | BIT<br>4 SP2 | BIT 2 IX1 | BIT 4 | BIT 1 | | 9 | BRSET3<br>3 DIR | BSET3 E | 3<br>SNE<br>REL | ROR<br>2 DIR | RORA<br>1 INH | RORX<br>1 INH | ROR<br>2 IX1 | ROR<br>3 SP1 | ROR 1 | | | LDA 2 | 3<br>LDA<br>2 DIR | LDA<br>3 EXT | LDA<br>3 IX2 | LDA<br>1 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | LDA<br>1 IX | | 7 | BRCLR3<br>3 DIR | BCLR3 B | seQ<br>REL | ASR<br>2 DIR | ASRA<br>1 INH | ASRX<br>1 INH | ASR<br>2 IX1 | ASR<br>3 SP1 | _ | 2<br>PSHA<br>1 INH | TAX 1 | AIS 2 | STA<br>2 DIR | STA<br>3 EXT | STA<br>3 IX2 | STA<br>4 SP2 | 7 | STA<br>3 SP1 | STA<br>1 IX | | 80 | BRSET4<br>3 DIR | BSET4<br>2 DIR | 4 BSET4 BHCC 2 DIR 2 REL 2 | LSL<br>2 DIR | LSLA<br>1 INH | LSLX<br>1 INH | LSL<br>2 IX1 | 1 LSL 3 SP1 | _ | PULX<br>1 INH | CLC<br>1 INH | EOR 2 | EOR<br>2 DIR | EOR<br>3 EXT | EOR<br>3 IX2 | EOR<br>4 SP2 | 7 | EOR 3 SP1 | EOR<br>1 IX | | 6 | 5<br>BRCLR4<br>3 DIR | BCLR4 BI<br>2 DIR 2 | BHCS F | ROL<br>2 DIR | ROLA<br>1 INH | ROLX<br>1 INH | ROL<br>2 IX1 | ן ניי | _ | PSHX<br>1 INH | SEC 1 | ADC 2 | ADC 2 DIR | ADC 3 EXT | ADC<br>3 IX2 | ADC<br>4 SP2 | ADC 2 IX1 | ADC<br>3 SP1 | ADC 1 | | ∢ | 5<br>BRSET5<br>3 DIR | BSET5 E<br>2 DIR 2 | 3<br>BPL<br>2 REL 2 | DEC<br>2 DIR | DECA<br>1 INH | DECX<br>1 INH | DEC 2 IX1 | (י) | DEC 3 | PULH<br>1 INH | CLI CLI | ORA<br>2 IMM | ORA<br>2 DIR | ORA<br>3 EXT | ORA<br>3 IX2 | ORA<br>4 SP2 | ORA<br>2 IX1 | ORA<br>3 SP1 | ORA<br>1 IX | | Ф | 5<br>BRCLR5<br>3 DIR | BCLR5 E | 3<br>SMI<br>REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | DBNZX<br>2 INH | DBNZ<br>3 IX1 | DBNZ<br>4 SP1 | DBNZ<br>2 IX | PSHH<br>1 INH | SEI 2 | ADD 2 | ADD 2 | ADD 4 | ADD 4 | ADD<br>4 SP2 | ADD 2 IX1 | ADD 3 SP1 | ADD 1 | | ၁ | 5<br>BRSET6<br>3 DIR | BSET6 E<br>2 DIR 2 | 3<br>SMC<br>REL | INC<br>2 DII | INCA<br>1 INH | 1 INCX 1 | INC 2 IX1 | INC<br>3 SP1 | INC 3 | CLRH<br>1 INH | RSP 1 | | JMP<br>2 DIR | 3 MP | 3 IX2 | | JMP<br>2 IX1 | | JMP<br>1 IX | | ۵ | 5<br>BRCLR6<br>3 DIR | BCLR6<br>2 DIR | BMS<br>2 REL | TST<br>2 DIR | TSTA<br>1 INH | TSTX<br>1 INH | $\sim$ I | က၊ | TST 1 | | L NOP L | BSR<br>2 REL | JSR<br>2 DIR | JSR<br>3 EXT | ന 1 | | JSR<br>2 IX1 | | JSR 4 | | Ш | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR | BIL<br>2 REL | | MOV<br>3 DD | MOV<br>2 DIX+ | MOV<br>3 IMD | | MOV<br>2 IX+D | STOP<br>1 INH | * | LDX 2 | LDX<br>2 DIR | LDX<br>3 EXT | LDX<br>3 IX2 | LDX<br>4 SP2 | LDX 2 | LDX<br>3 SP1 | LDX<br>1 IX | | Щ | 5<br>BRCLR7<br>3 DIR | BCLR7<br>2 DIR | BIH<br>2 REL | 3<br>CLR<br>2 DIR | CLRA<br>1 INH | CLRX<br>1 INH | CLR<br>2 IX1 | CLR<br>3 SP1 | CLR<br>1 IX | WAIT 1 | 1 TXA L | AIX 2 | STX<br>2 DIR | STX<br>3 EXT | STX 3 IX2 | STX<br>4 SP2 | STX 2 IX1 | STX<br>3 SP1 | STX 1 | Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment + Indexed, 1-Byte Offset with Post Increment SP1 X+ High Byte of Opcode in Hexadecimal Cycles Opcode Mnemonic Number of Bytes / Addressing Mode BRSETO Low Byte of Opcode in Hexadecimal LSB REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 4-Bit Offset IMD Immediate-Direct DIX+ Direct-Indexed General Release Specification MC68HC908MR24 - Rev. 1.0 ## General Release Specification — MC68HC908MR24 # Section 7. System Integration Module (SIM) ## 7.1 Contents | 7.2 Introduction90 | |-------------------------------------------------| | 7.3 SIM Bus Clock Control and Generation | | 7.3.1 Bus Timing93 | | 7.3.2 Clock Startup from POR or LVI Reset93 | | 7.3.3 Clocks in Wait Mode | | 7.4 Reset and System Initialization | | 7.4.1 External Pin Reset95 | | 7.4.2 Active Resets from Internal Sources96 | | 7.4.2.1 Power-On Reset | | 7.4.2.2 Computer Operating Properly (COP) Reset | | 7.4.2.3 Illegal Opcode Reset | | 7.4.2.4 Illegal Address Reset | | 7.4.2.5 Low-Voltage Inhibit (LVI) Reset | | 7.5 SIM Counter | | 7.5.1 SIM Counter During Power-On Reset99 | | 7.5.2 SIM Counter and Reset States | | 7.6 Exception Control | | 7.6.1 Interrupts | | 7.6.1.1 Hardware Interrupts | | 7.6.1.2 SWI Instruction | | 7.6.2 Reset | | 7.6.3 Status Flag Protection in Break Mode104 | | 7.7 Low-Power Mode | | 7.7.1 Wait Mode105 | | 7.7.2 SIM Break Status Register | | 7.7.3 SIM Reset Status Register | | 7.7.4 SIM Break Flag Control Register110 | MC68HC908MR24 - Rev. 1.0 # System Integration Module (SIM) #### 7.2 Introduction This section describes the system integration module. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in **Figure 7-1**. **Figure 7-2** is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources System Integration Module (SIM) Introduction Figure 7-1. SIM Block Diagram ## **System Integration Module (SIM)** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------------------------------------|--------------------------------------------|-----------------|-------|-----------|-----|------|------|---|----------------|-------| | \$FE00 | SIM Break Status Register<br>(SBSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW<br>Note 1 | R | | | | Reset: | | | | | | | 0 | | | | | Read: | POR | PIN | СОР | ILOP | ILAD | 0 | LVI | 0 | | | SIM Reset Status Register<br>(SRSR) | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE03 SIM | SIM Break Flag Control Register<br>(SBFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | | Reset: | 0 | | | | | | | | | Note 1. Writing a logic 0 clears SBSW. | | | R | = Reserve | ed | | | | | | Figure 7-2. SIM I/O Register Summary Table 7-1 shows the internal signal names used in this section. **Table 7-1. Signal Name Conventions** | Signal name | Description | |-------------|------------------------------------------------------------------------------------------| | CGMXCLK | Buffered version of OSC1 from clock generator module (CGM) | | CGMVCLK | PLL output | | CGMOUT | PLL-based or OSC1-based clock output from CGM module (Bus clock = CGMOUT divided by two) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | System Integration Module (SIM) SIM Bus Clock Control and Generation #### 7.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in **Figure 7-3**. This clock can come from either an external oscillator or from the on-chip PLL. (See Section 8. Clock Generator Module (CGM).) Figure 7-3. CGM Clock Signals #### 7.3.1 Bus Timing In user mode, the internal bus frequency is either the crystal oscillator output (CGMXCLK) divided by four or the PLL output (CGMVCLK) divided by four. (See Section 8. Clock Generator Module (CGM).) #### 7.3.2 Clock Startup from POR or LVI Reset When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 CGMXCLK cycle POR timeout has completed. The $\overline{RST}$ pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. MC68HC908MR24 — Rev. 1.0 ## **System Integration Module (SIM)** #### 7.3.3 Clocks in Wait Mode In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ## 7.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see **7.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). (See **7.7.3 SIM Reset Status Register**.) System Integration Module (SIM) Reset and System Initialization #### 7.4.1 External Pin Reset Pulling the asynchronous $\overline{RST}$ pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as $\overline{RST}$ is held low for a minimum of 67 CGMXCLK cycles, assuming that neither the POR nor the LVI was the source of the reset. See **Table 7-2** for details. **Figure 7-4** shows the relative timing. **Table 7-2. PIN Bit Set Timing** | Reset type | Number of cycles required to set PIN | |------------|--------------------------------------| | POR/LVI | 4163 (4096 + 64 + 3) | | All Others | 67 (64 + 3) | Figure 7-4. External Reset Timing ## **System Integration Module (SIM)** #### 7.4.2 Active Resets from Internal Sources All internal reset sources actively pull the RST pin low for 32 CGMXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles. (See Figure 7-5.) An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, or POR. (See Figure 7-6.) Note that for LVI or POR resets, the SIM cycles through 4096 CGMXCLK cycles during which the SIM forces the RST pin low. The internal reset signal then follows the sequence from the falling edge of RST shown in Figure 7-5. Figure 7-5. Internal Reset Timing The COP reset is asynchronous to the bus clock. Figure 7-6. Sources of Internal Reset The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. System Integration Module (SIM) Reset and System Initialization #### 7.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 CGMXCLK cycles. Sixty-four CGMXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, these events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables CGMOUT. - Internal clocks to the CPU and modules are held inactive for 4096 CGMXCLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared. Figure 7-7. POR Recovery MC68HC908MR24 — Rev. 1.0 ## **System Integration Module (SIM)** #### 7.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and bits 12 through 4 of the SIM counter. The SIM counter output, which occurs at least every $2^{13} - 2^4$ CGMXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ1}/V_{PP}$ pin is held at $V_{DD}$ + $V_{HI}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ or the $\overline{IRQ1}/V_{PP}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{DD}$ + $V_{HI}$ on the $\overline{RST}$ pin disables the COP module. ### 7.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. Because the MC68HC908MR24 has stop mode disabled, execution of the STOP instruction will cause an illegal opcode reset. ## 7.4.2.4 Illegal Address Reset An opcode fetch from addresses other than FLASH or RAM addresses generates an illegal address reset (unimplemented locations within memory map). The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. General Release Specification MC68HC908MR24 — Rev. 1.0 System Integration Module (SIM) SIM Counter #### 7.4.2.5 Low-Voltage Inhibit (LVI) Reset The low-voltage inhibit module (LVI) asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI<sub>LVRX</sub> voltage and remains at or below that level for at least nine consecutive CPU cycles (see **21.6 DC Electrical Characteristics (V\_{DD} = 5.0 Vdc \pm 10%))**. The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin ( $\overline{RST}$ ) is held low while the SIM counter counts out 4096 CGMXCLK cycles. Sixty-four CGMXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the $\overline{RST}$ pin for all internal reset sources. ### 7.5 SIM Counter The SIM counter is used by the power-on reset module (POR) to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 13 bits long and is clocked by the falling edge of CGMXCLK. #### 7.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the clock generation module (CGM) to drive the bus clock state machine. #### 7.5.2 SIM Counter and Reset States External reset has no effect on the SIM counter. The SIM counter is freerunning after all reset states. (See **7.4.2 Active Resets from Internal Sources** for counter control and internal reset recovery sequences.) MC68HC908MR24 — Rev. 1.0 ## System Integration Module (SIM) ## 7.6 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts: - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts #### 7.6.1 Interrupts At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 7-8 shows interrupt entry timing. Figure 7-10 shows interrupt recovery timing. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See Figure 7-9.) Figure 7-8. Interrupt Entry General Release Specification MC68HC908MR24 — Rev. 1.0 System Integration Module (SIM) Exception Control Figure 7-9. Interrupt Processing MC68HC908MR24 — Rev. 1.0 ## **System Integration Module (SIM)** Figure 7-10. Interrupt Recovery #### 7.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 7-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. System Integration Module (SIM) Exception Control Figure 7-11. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. #### 7.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does not push PC – 1, as a hardware interrupt does. MC68HC908MR24 - Rev. 1.0 ## System Integration Module (SIM) #### 7.6.2 Reset All reset sources always have equal and highest priority and cannot be arbitrated. #### 7.6.3 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the SIM break flag control register (SBFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a 2-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 7.7 Low-Power Mode Executing the WAIT instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. WAIT clears the interrupt mask (I) in the condition code register, allowing interrupts to occur. System Integration Module (SIM) Low-Power Mode #### 7.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 7-12** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the configuration register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 7-12. Wait Mode Entry Timing ## **System Integration Module (SIM)** Figure 7-13 and Figure 7-14 show the timing for WAIT recovery. NOTE: EXITSTOPWAIT = $\overline{RST}$ pin OR CPU interrupt OR break interrupt Figure 7-13. Wait Recovery from Interrupt or Break Figure 7-14. Wait Recovery from Internal Reset System Integration Module (SIM) Low-Power Mode #### 7.7.2 SIM Break Status Register The SIM break status register contains a flag to indicate that a break caused an exit from wait mode. NOTE 1. Writing a logic zero clears SBSW. Figure 7-15. SIM Break Status Register (SBSR) SBSW — SIM break stop/wait This status bit is useful in applications requiring a return to wait mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Wait mode was exited by break interrupt. - 0 = Wait mode was not exited by break interrupt. SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. Writing 0 to the SBSW bit clears it. ## **System Integration Module (SIM)** ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU LOBYTE 6 EQU If not SBSW, do RTI SBSW, SBSR, RETURN ; See if wait mode was exited by break. BRCLR TST LOBYTE, SP ; If RETURNLO is not zero, BNE DOLO ; then just decrement low byte. DEC HIBYTE, SP ; Else deal with high byte, too. DOLO LOBYTE, SP ; Point to WAIT opcode. DEC RETURN ; Restore H register. PULH RTI ``` System Integration Module (SIM) Low-Power Mode #### 7.7.3 SIM Reset Status Register This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. | Address: | \$FE01 | | | | | | | | |----------|--------|-----------|-----|------|------|---|-----|-------| | | Blt 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | POR | PIN | COP | ILOP | ILAD | 0 | LVI | 0 | | Write: | R | R | R | R | R | R | R | R | | Reset: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | ed | | | | | | Figure 7-16. SIM Reset Status Register (SRSR) POR — Power-on reset bit 1 = Last reset caused by POR circuit 0 = Read of SRSR PIN — External reset bit 1 = Last reset caused by external reset pin $(\overline{RST})$ 0 = POR or read of SRSR COP — Computer operating properly reset bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal opcode reset bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR ILAD — Illegal address reset bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of SRSR LVI — Low-voltage inhibit reset bit 1 = Last reset was caused by the LVI circuit 0 = POR or read of SRSR MC68HC908MR24 - Rev. 1.0 ## **System Integration Module (SIM)** #### 7.7.4 SIM Break Flag Control Register The SIM break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 7-17. SIM Break Flag Control Register (SBFCR) #### BCFE — Break clear flag enable bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # General Release Specification — MC68HC908MR24 # Section 8. Clock Generator Module (CGM) #### 8.1 Contents | 8.2 | Introduction | 112 | |--------------------|-------------------------------------------|-----| | 8.3 | Features | 112 | | 8.4 | Functional Description | 113 | | 8.4.1 | Crystal Oscillator Circuit | | | 8.4.2 | Phase-Locked Loop Circuit (PLL) | 115 | | 8.4.2. | | | | 8.4.2.2 | J | | | 8.4.2.4<br>8.4.2.4 | | | | 8.4.2. | 3 - 3 - 3 - 3 - 3 - 3 - 3 - 3 - 3 - 3 - | | | 8.4.3 | Base Clock Selector Circuit | | | 8.4.4 | CGM External Connections | | | 8.5 | I/O Signals | 123 | | 8.5.1 | Crystal Amplifier Input Pin (OSC1) | 123 | | 8.5.2 | Crystal Amplifier Output Pin (OSC2) | 123 | | 8.5.3 | External Filter Capacitor Pin (CGMXFC) | 123 | | 8.5.4 | PLL Analog Power Pin (V <sub>DDA</sub> ) | | | 8.5.5 | Oscillator Enable Signal (SIMOSCEN) | | | 8.5.6 | Crystal Output Frequency Signal (CGMXCLK) | | | 8.5.7 | CGM Base Clock Output (CGMOUT) | | | 8.5.8 | CGM CPU Interrupt (CGMINT) | 124 | | 8.6 | CGM Registers | 125 | | 8.6.1 | PLL Control Register | | | 8.6.2 | PLL Bandwidth Control Register | | | 8.6.3 | PLL Programming Register (PPG) | 130 | | 8.7 | Interrupts | 131 | | 8.8 | Wait Mode | 132 | | 8.9 | CGM During Break Mode | 132 | | | | | MC68HC908MR24 - Rev. 1.0 ## **Clock Generator Module (CGM)** | 8.10 | Acquisition/Lock Time Specifications | 133 | |--------|----------------------------------------|-----| | 8.10.1 | Acquisition/Lock Time Definitions | 133 | | 8.10.2 | Parametric Influences on Reaction Time | 134 | | 8.10.3 | Choosing a Filter Capacitor | 135 | | 8.10.4 | Reaction Time Calculation | 136 | #### 8.2 Introduction This section describes the clock generator module (CGM, Version A). The CGM generates the crystal clock signal, CGMXCLK, which operates at the frequency of the crystal. The CGM also generates the base clock signal, CGMOUT, from which the system integration module (SIM) derives the system clocks. CGMOUT is based on either the crystal clock divided by two or the phase-locked loop (PLL) clock, CGMVCLK, divided by two. The PLL is a frequency generator designed for use with crystals or ceramic resonators. The PLL can generate an 8-MHz bus frequency without using a 32-MHz crystal. #### 8.3 Features #### Features of the CGM include: - Phase-locked loop with output frequency in integer multiples of the crystal reference - Programmable hardware voltage-controlled oscillator (VCO) for low-jitter operation - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - CPU interrupt on entry or exit from locked condition Clock Generator Module (CGM) Functional Description ## 8.4 Functional Description The CGM consists of three major submodules: - Crystal oscillator circuit The crystal oscillator circuit generates the constant crystal frequency clock, CGMXCLK. - Phase-locked loop (PLL) The PLL generates the programmable VCO frequency clock, CGMVCLK. - Base clock selector circuit This software-controlled circuit selects either CGMXCLK divided by two or the VCO clock, CGMVCLK, divided by two as the base clock, CGMOUT. The SIM derives the system clocks from CGMOUT. Figure 8-1 shows the structure of the CGM. #### 8.4.1 Crystal Oscillator Circuit The crystal oscillator circuit consists of an inverting amplifier and an external crystal. The OSC1 pin is the input to the amplifier and the OSC2 pin is the output. The SIMOSCEN signal from the system integration module (SIM) enables the crystal oscillator circuit. The CGMXCLK signal is the output of the crystal oscillator circuit and runs at a rate equal to the crystal frequency. CGMXCLK is then buffered to produce CGMRCLK, the PLL reference clock. CGMXCLK can be used by other modules which require precise timing for operation. The duty cycle of CGMXCLK is not guaranteed to be 50% and depends on external factors, including the crystal and related external components. An externally generated clock also can feed the OSC1 pin of the crystal oscillator circuit. Connect the external clock to the OSC1 pin and let the OSC2 pin float. MC68HC908MR24 — Rev. 1.0 ## **Clock Generator Module (CGM)** Figure 8-1. CGM Block Diagram Clock Generator Module (CGM) Functional Description | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------|-----------------|--------|----------|--------|------|------|------|------|-------| | | | Read: | PLLIE | PLLF | PLLON | BCS | 1 | 1 | 1 | 1 | | \$005C | PLL Control Register<br>(PCTL) | Write: | I LLIL | R | I LLON | ВСЗ | R | R | R | R | | | | Reset: | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | | Read: | AUTO | LOCK | ACQ | XLD | 0 | 0 | 0 | 0 | | \$005D | PLL Bandwidth Control Register (PBWC) | Write: | AUTO | R | ACQ | ΛLD | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$005E | PLL Programming Register<br>(PPG) | Read:<br>Write: | MUL7 | MUL6 | MUL5 | MUL4 | VRS7 | VRS6 | VRS5 | VRS4 | | | | Reset: | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | | [ | R | = Reserv | ed | | | | | | Figure 8-2. CGM I/O Register Summary ## 8.4.2 Phase-Locked Loop Circuit (PLL) The PLL is a frequency generator that can operate in either acquisition mode or tracking mode, depending on the accuracy of the output frequency. The PLL can change between acquisition and tracking modes either automatically or manually. #### 8.4.2.1 PLL Circuits The PLL consists of these circuits: - Voltage-controlled oscillator (VCO) - Modulo VCO frequency divider - · Phase detector - Loop filter - Lock detector MC68HC908MR24 - Rev. 1.0 ## **Clock Generator Module (CGM)** The operating range of the VCO is programmable for a wide range of frequencies and for maximum immunity to external noise, including supply and CGMXFC noise. The VCO frequency is bound to a range from roughly one-half to twice the center-of-range frequency, $f_{VRS}$ . Modulating the voltage on the CGMXFC pin changes the frequency within this range. By design, $f_{VRS}$ is equal to the nominal center-of-range frequency, $f_{NOM}$ , (4.9152 MHz) times a linear factor L, or (L) $f_{NOM}$ . CGMRCLK is the PLL reference clock, a buffered version of CGMXCLK. CGMRCLK runs at a frequency, $f_{RCLK}$ , and is fed to the PLL through a buffer. The buffer output is the final reference clock, CGMRDV, running at a frequency $f_{RDV} = f_{RCLK}$ . The VCO's output clock, CGMVCLK, running at a frequency $f_{VCLK}$ , is fed back through a programmable modulo divider. The modulo divider reduces the VCO clock by a factor, N. The divider's output is the VCO feedback clock, CGMVDV, running at a frequency $f_{VDV} = f_{VCLK}/N$ . (See **8.4.2.4 Programming the PLL** for more information.) The phase detector then compares the VCO feedback clock, CGMVDV, with the final reference clock, CGMRDV. A correction pulse is generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the external capacitor connected to CGMXFC based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, described in 8.4.2.2 Acquisition and Tracking Modes. The value of the external capacitor and the reference frequency determines the speed of the corrections and the stability of the PLL. The lock detector compares the frequencies of the VCO feedback clock, CGMVDV, and the final reference clock, CGMRDV. Therefore, the speed of the lock detector is directly proportional to the final reference frequency, f<sub>RDV</sub>. The circuit determines the mode of the PLL and the lock condition based on this comparison. Clock Generator Module (CGM) Functional Description #### 8.4.2.2 Acquisition and Tracking Modes The PLL filter is manually or automatically configurable into one of two operating modes: - Acquisition mode In acquisition mode, the filter can make large frequency corrections to the VCO. This mode is used at PLL startup or when the PLL has suffered a severe noise hit and the VCO frequency is far off the desired frequency. When in acquisition mode, the ACQ bit is clear in the PLL bandwidth control register. (See 8.6.2 PLL Bandwidth Control Register.) - Tracking mode In tracking mode, the filter makes only small corrections to the frequency of the VCO. PLL jitter is much lower in tracking mode, but the response to noise is also slower. The PLL enters tracking mode when the VCO frequency is nearly correct, such as when the PLL is selected as the base clock source. (See 8.4.3 Base Clock Selector Circuit.) The PLL is automatically in tracking mode when not in acquisition mode or when the ACQ bit is set. #### 8.4.2.3 Manual and Automatic PLL Bandwidth Modes The PLL can change the bandwidth or operational mode of the loop filter manually or automatically. In automatic bandwidth control mode (AUTO = 1), the lock detector automatically switches between acquisition and tracking modes. Automatic bandwidth control mode also is used to determine when the VCO clock, CGMVCLK, is safe to use as the source for the base clock, CGMOUT. (See 8.6.2 PLL Bandwidth Control Register.) If PLL interrupts are enabled, the software can wait for a PLL interrupt request and then check the LOCK bit. If interrupts are disabled, software can poll the LOCK bit continuously (during PLL startup, usually) or at periodic intervals. In either case, when the LOCK bit is set, the VCO clock is safe to use as the source for the base clock. (See 8.4.3 Base Clock Selector Circuit.) If the VCO is selected as the source for the base clock and the LOCK bit is clear, the PLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. (See 8.7 Interrupts for information and precautions on using interrupts.) MC68HC908MR24 - Rev. 1.0 #### **Clock Generator Module (CGM)** These conditions apply when the PLL is in automatic bandwidth control mode: - The ACQ bit (see 8.6.2 PLL Bandwidth Control Register) is a read-only indicator of the mode of the filter. (See 8.4.2.2 Acquisition and Tracking Modes.) - The ACQ bit is set when the VCO frequency is within a certain tolerance, Δ<sub>TRK</sub>, and is cleared when the VCO frequency is out of a certain tolerance, Δ<sub>UNT</sub>. (See 8.10 Acquisition/Lock Time Specifications for more information.) - The LOCK bit is a read-only indicator of the locked state of the PLL. - The LOCK bit is set when the VCO frequency is within a certain tolerance, Δ<sub>Lock</sub>, and is cleared when the VCO frequency is out of a certain tolerance, Δ<sub>UNL</sub>. (See 8.10 Acquisition/Lock Time Specifications for more information.) - CPU interrupts can occur if enabled (PLLIE = 1) when the PLL's lock condition changes, toggling the LOCK bit. (See 8.6.1 PLL Control Register.) The PLL also may operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below $f_{BUSMAX}$ and require fast startup. The following conditions apply when in manual mode: - ACQ is a writable control bit that controls the mode of the filter. Before turning on the PLL in manual mode, the ACQ bit must be clear. - Before entering tracking mode (ACQ = 1), software must wait a given time, t<sub>ACQ</sub> (see 8.10 Acquisition/Lock Time Specifications), after turning on the PLL by setting PLLON in the PLL control register (PCTL). - Software must wait a given time, t<sub>AL</sub>, after entering tracking mode before selecting the PLL as the clock source to CGMOUT (BCS = 1). - The LOCK bit is disabled. General Release Specification Clock Generator Module (CGM) Functional Description • CPU interrupts from the CGM are disabled. #### 8.4.2.4 Programming the PLL The following procedure shows how to program the PLL. **NOTE:** The round function in the following equations means that the real number should be rounded to the nearest integer number. - 1. Choose the desired bus frequency, f<sub>BUSDES</sub>. - 2. Calculate the desired VCO frequency (four times the desired bus frequency). $$f_{VCLKDES} = 4 \times f_{BUSDES}$$ - 3. Choose a practical PLL reference frequency, f<sub>RCLK</sub>. - 4. Select a VCO frequency multiplier, N. $$N = round \left( \frac{f_{VCLKDES}}{f_{RCLK}} \right)$$ 5. Calculate and verify the adequacy of the VCO and bus frequencies f<sub>VCLK</sub> and f<sub>BUS</sub>. $$f_{VCLK} = N \times f_{RCLK}$$ $$f_{BUS} = (f_{VCLK})/4$$ 6. Select a VCO linear range multiplier, L. $$L = round \left( \frac{f_{VCLK}}{f_{NOM}} \right)$$ where $$f_{NOM} = 4.9152 \text{ MHz}$$ ## **Clock Generator Module (CGM)** Calculate and verify the adequacy of the VCO programmed center-of-range frequency, f<sub>VRS</sub>. $f_{VRS} = (L)f_{NOM}$ 8. Verify the choice of N and L by comparing $f_{VCLK}$ to $f_{VRS}$ and $f_{VCLKDES}$ . For proper operation, $f_{VCLK}$ must be within the application's tolerance of $f_{VCLKDES}$ , and $f_{VRS}$ must be as close as possible to $f_{VCLK}$ . **NOTE:** Exceeding the recommended maximum bus frequency or VCO frequency can crash the MCU. - 9. Program the PLL registers accordingly: - In the upper four bits of the PLL programming register (PPG), program the binary equivalent of N. - b. In the lower four bits of the PLL programming register (PPG), program the binary equivalent of L. #### 8.4.2.5 Special Programming Exceptions The programming method described in **8.4.2.4 Programming the PLL** does not account for possible exceptions. A value of zero for N or L is meaningless when used in the equations given. To account for these exceptions: - A zero value for N is interpreted exactly the same as a value of one. - A zero value for L disables the PLL and prevents its selection as the source for the base clock. (See 8.4.3 Base Clock Selector Circuit.) #### 8.4.3 Base Clock Selector Circuit This circuit is used to select either the crystal clock, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits up to three CGMXCLK cycles and three CGMVCLK cycles to change from one clock source to the other. During this time, CGMOUT is held in General Release Specification Clock Generator Module (CGM) Functional Description stasis. The output of the transition control circuit is then divided by two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of the base clock frequency, is one-fourth the frequency of the selected clock (CGMXCLK or CGMVCLK). The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The VCO clock cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if the VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or deselection of the VCO clock. The VCO clock also cannot be selected as the base clock source if the factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the PLL, so that the PLL would be disabled and the crystal clock would be forced as the source of the base clock. #### 8.4.4 CGM External Connections In its typical configuration, the CGM requires seven external components. Five of these are for the crystal oscillator and two are for the PLL. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 8-3**. **Figure 8-3** shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>S</sub> (optional) The series resistor ( $R_S$ ) is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. MC68HC908MR24 — Rev. 1.0 ## **Clock Generator Module (CGM)** Figure 8-3 also shows the external components for the PLL: - Bypass capacitor, C<sub>BYP</sub> - Filter capacitor, C<sub>F</sub> Routing should be done with great care to minimize signal cross talk and noise. (See **8.10 Acquisition/Lock Time Specifications** for routing information and more information on the filter capacitor's value and its effects on PLL performance.) $<sup>{}^{\</sup>star}R_{s}$ can be 0 (shorted) when used with higher-frequency crystals. Refer to manufacturer's data. Figure 8-3. CGM External Connections Clock Generator Module (CGM) I/O Signals ## 8.5 I/O Signals The following paragraphs describe the CGM input/output (I/O) signals. #### 8.5.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is an input to the crystal oscillator amplifier. #### 8.5.2 Crystal Amplifier Output Pin (OSC2) The OSC2 pin is the output of the crystal oscillator inverting amplifier. #### 8.5.3 External Filter Capacitor Pin (CGMXFC) The CGMXFC pin is required by the loop filter to filter out phase corrections. A small external capacitor is connected to this pin. **NOTE:** To prevent noise problems, $C_F$ should be placed as close to the CGMXFC pin as possible, with minimum routing distances and no routing of other signals across the $C_F$ connection. #### 8.5.4 PLL Analog Power Pin (V<sub>DDA</sub>) $V_{DDA}$ is a power pin used by the analog portions of the PLL. Connect the $V_{DDA}$ pin to the same voltage potential as the $V_{DD}$ pin. **NOTE:** Route $V_{DDA}$ carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. #### 8.5.5 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the system integration module (SIM) and enables the oscillator and PLL. MC68HC908MR24 — Rev. 1.0 ## **Clock Generator Module (CGM)** #### 8.5.6 Crystal Output Frequency Signal (CGMXCLK) CGMXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{\text{XCLK}}$ ) and comes directly from the crystal oscillator circuit. **Figure 8-3** shows only the logical relation of CGMXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of CGMXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of CGMXCLK can be unstable at startup. #### 8.5.7 CGM Base Clock Output (CGMOUT) CGMOUT is the clock output of the CGM. This signal goes to the SIM, which generates the MCU clocks. CGMOUT is a 50% duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the VCO clock, CGMVCLK, divided by two. #### 8.5.8 CGM CPU Interrupt (CGMINT) CGMINT is the interrupt signal generated by the PLL lock detector. Clock Generator Module (CGM) CGM Registers ## 8.6 CGM Registers These registers control and monitor operation of the CGM: - PLL control register (PCTL) (See 8.6.1 PLL Control Register.) - PLL bandwidth control register (PBWC) (See 8.6.2 PLL Bandwidth Control Register.) - PLL programming register (PPG) ((See 8.6.3 PLL Programming Register (PPG).) Figure 8-4 is a summary of the CGM registers. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------|--------------|--------|----------|--------|------|------|------|------|-------| | | BU 0 | Read: | PLLIE | PLLF | PLLON | BCS | 1 | 1 | 1 | 1 | | \$005C | PLL Control Register<br>(PCTL) | Write: | I LLIL | R | I LLON | DC3 | R | R | R | R | | | | Reset: | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | | Read: | AUTO | LOCK | ACQ | XLD | 0 | 0 | 0 | 0 | | \$005D | PLL Bandwidth Control Register (PBWC) | Write: | AUTU | R | ACC | ΧLD | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$005E | PLL Programming Register<br>(PPG) | Read: Write: | MUL7 | MUL6 | MUL5 | MUL4 | VRS7 | VRS6 | VRS5 | VRS4 | | | | Reset: | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | | [ | R | = Reserv | ed | | | | | | #### NOTES: - 1. When AUTO = 0, PLLIE is forced to logic 0 and is read-only. - 2. When AUTO = 0, PLLF and LOCK read as logic 0. - 3. When AUTO = 1, $\overline{ACQ}$ is read-only. - 4. When PLLON = 0 or VRS[7:4] = \$0, BCS is forced to logic 0 and is read-only. - 5. When PLLON = 1, the PLL programming register is read-only. - 6. When BCS = 1, PLLON is forced set and is read-only. Figure 8-4. CGM I/O Register Summary MC68HC908MR24 — Rev. 1.0 #### Clock Generator Module (CGM) #### 8.6.1 PLL Control Register The PLL control register contains the interrupt enable and flag bits, the on/off switch, and the base clock selector bit. Figure 8-5. PLL Control Register (PCTL) #### PLLIE — PLL interrupt enable bit This read/write bit enables the PLL to generate an interrupt request when the LOCK bit toggles, setting the PLL flag, PLLF. When the AUTO bit in the PLL bandwidth control register (PBWC) is clear, PLLIE cannot be written and reads as logic 0. Reset clears the PLLIE bit. 1 = PLL interrupts enabled 0 = PLL interrupts disabled #### PLLF — PLL interrupt flag bit This read-only bit is set whenever the LOCK bit toggles. PLLF generates an interrupt request if the PLLIE bit also is set. PLLF always reads as logic 0 when the AUTO bit in the PLL bandwidth control register (PBWC) is clear. Clear the PLLF bit by reading the PLL control register. Reset clears the PLLF bit. 1 = Change in lock condition 0 = No change in lock condition **NOTE:** Do not inadvertently clear the PLLF bit. Any read or read-modify-write operation on the PLL control register clears the PLLF bit. Clock Generator Module (CGM) CGM Registers PLLON — PLL on bit This read/write bit activates the PLL and enables the VCO clock, CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the base clock, CGMOUT (BCS = 1). (See **8.4.3 Base Clock Selector Circuit**.) Reset sets this bit so that the loop can stabilize as the MCU is powering up. 1 = PLL on 0 = PLL off BCS — Base clock select bit This read/write bit selects either the crystal oscillator output, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the CGM output, CGMOUT. CGMOUT frequency is one-half the frequency of the selected clock. BCS cannot be set while the PLLON bit is clear. After toggling BCS, it may take up to three CGMXCLK and three CGMVCLK cycles to complete the transition from one source clock to the other. During the transition, CGMOUT is held in stasis. (See 8.4.3 Base Clock Selector Circuit.) Reset clears the BCS bit. 1 = CGMVCLK divided by two drives CGMOUT 0 = CGMXCLK divided by two drives CGMOUT **NOTE:** PLLON and BCS have built-in protection that prevents the base clock selector circuit from selecting the VCO clock as the source of the base clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMVCLK requires two writes to the PLL control register. (See 8.4.3 Base Clock Selector Circuit.) PCTL[3:0] — Unimplemented bits These bits provide no function and always read as logic 1s. ## **Clock Generator Module (CGM)** #### 8.6.2 PLL Bandwidth Control Register The PLL bandwidth control register: - Selects automatic or manual (software-controlled) bandwidth control mode - Indicates when the PLL is locked - In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode - In manual operation, forces the PLL into acquisition or tracking mode Figure 8-6. PLL Bandwidth Control Register (PBWC) #### AUTO — Automatic bandwidth control bit This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), clear the $\overline{ACQ}$ bit before turning on the PLL. Reset clears the AUTO bit. - 1 = Automatic bandwidth control - 0 = Manual bandwidth control #### LOCK — Lock indicator bit When the AUTO bit is set, LOCK is a read-only bit that becomes set when the VCO clock, CGMVCLK, is locked (running at the programmed frequency). When the AUTO bit is clear, LOCK reads as logic 0 and has no meaning. Reset clears the LOCK bit. - 1 = VCO frequency correct or locked - 0 = VCO frequency incorrect or unlocked General Release Specification Clock Generator Module (CGM) CGM Registers #### ACQ — Acquisition mode bit When the AUTO bit is set, $\overline{ACQ}$ is a read-only bit that indicates whether the PLL is in acquisition mode or tracking mode. When the AUTO bit is clear, $\overline{ACQ}$ is a read/write bit that controls whether the PLL is in acquisition or tracking mode. In automatic bandwidth control mode (AUTO = 1), the last-written value from manual operation is stored in a temporary location and is recovered when manual operation resumes. Reset clears this bit, enabling acquisition mode. - 1 = Tracking mode - 0 = Acquisition mode #### XLD — Crystal loss detect bit When the VCO output, CGMVCLK, is driving CGMOUT, this read/write bit can indicate whether the crystal reference frequency is active or not. To check the status of the crystal reference, follow these steps: - 1. Write a logic 1 to XLD. - 2. Wait $N \times 4$ cycles. (N is the VCO frequency multiplier.) - 3. Read XLD. - 1 = Crystal reference is not active - 0 = Crystal reference is active The crystal loss detect function works only when the BCS bit is set, selecting CGMVCLK to drive CGMOUT. When BCS is clear, XLD always reads as logic 0. #### PBWC[3:0] — Reserved for test These bits enable test functions not available in user mode. To ensure software portability from development systems to user applications, software should write 0s to PBWC[3:0] whenever writing to PBWC. ## **Clock Generator Module (CGM)** #### 8.6.3 PLL Programming Register (PPG) The PLL programming register contains the programming information for the modulo feedback divider and the programming information for the hardware configuration of the VCO. Figure 8-7. PLL Programming Register (PPG) #### MUL[7:4] — Multiplier select bits These read/write bits control the modulo feedback divider that selects the VCO frequency multiplier, N. (See **8.4.2.1 PLL Circuits** and **8.4.2.4 Programming the PLL**.) A value of \$0 in the multiplier select bits configures the modulo feedback divider the same as a value of \$1. Reset initializes these bits to \$6 to give a default multiply value of 6. Table 8-1. VCO Frequency Multiplier (N) Selection | MUL7:MUL6:MUL5:MUL4 | VCO frequency multiplier (N) | |---------------------|------------------------------| | 0000 | 1 | | 0001 | 1 | | 0010 | 2 | | 0011 | 3 | | | | | 1101 | 13 | | 1110 | 14 | | 1111 | 15 | General Release Specification Clock Generator Module (CGM) Interrupts **NOTE:** The multiplier select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1). VRS[7:4] — VCO range select bits These read/write bits control the hardware center-of-range linear multiplier L, which controls the hardware center-of-range frequency f<sub>VRS</sub>. (See 8.4.2.1 PLL Circuits, 8.4.2.4 Programming the PLL, and 8.6.1 PLL Control Register.) VRS[7:4] cannot be written when the PLLON bit in the PLL control register (PCTL) is set. (See 8.4.2.5 Special Programming Exceptions.) A value of \$0 in the VCO range select bits disables the PLL and clears the BCS bit in the PCTL. (See 8.4.3 Base Clock Selector Circuit and 8.4.2.5 Special Programming Exceptions for more information.) Reset initializes the bits to \$6 to give a default range multiply value of 6. **NOTE:** The VCO range select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1) and prevents selection of the VCO clock as the source of the base clock (BCS = 1) if the VCO range select bits are all clear. The VCO range select bits must be programmed correctly. Incorrect programming may result in failure of the PLL to achieve lock. ## 8.7 Interrupts When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as logic 0. Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the VCO clock, CGMVCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate MC68HC908MR24 — Rev. 1.0 ## **Clock Generator Module (CGM)** precautions should be taken. If the application is not frequencysensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations. **NOTE:** Software can select the CGMVCLK divided by two as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit. #### 8.8 Wait Mode The WAIT instruction puts the MCU in low power-consumption standby mode. The WAIT instruction does not affect the CGM. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from wait mode also can deselect the PLL output without turning off the PLL. ## 8.9 CGM During Break Mode The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 7.7.4 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the PLLF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit. General Release Specification Clock Generator Module (CGM) Acquisition/Lock Time Specifications ## 8.10 Acquisition/Lock Time Specifications The acquisition and lock times of the PLL are, in many applications, the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest acquisition/lock times. #### 8.10.1 Acquisition/Lock Time Definitions Typical control systems refer to the acquisition time or lock time as the reaction time, within specified tolerances, of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input. For example, consider a system with a 5% acquisition time tolerance. If a command instructs the system to change from 0 Hz to 1 MHz, the acquisition time is the time taken for the frequency to reach 1 MHz $\pm 50$ kHz. Fifty kHz = 5% of the 1-MHz step input. If the system is operating at 1 MHz and suffers a -100-kHz noise hit, the acquisition time is the time taken to return from 900 kHz to 1 MHz $\pm 5$ kHz. Five kHz = 5% of the 100-kHz step input. Other systems refer to acquisition and lock times as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the acquisition or lock time varies according to the original error in the output. Minor errors may not even be registered. Typical PLL applications prefer to use this definition because the system requires the output frequency to be within a certain tolerance of the desired frequency regardless of the size of the initial error. The discrepancy in these definitions makes it difficult to specify an acquisition or lock time for a typical PLL. Therefore, the definitions for acquisition and lock times for this module are: Acquisition time, t<sub>ACQ</sub>, is the time the PLL takes to reduce the error between the actual output frequency and the desired output frequency to less than the tracking mode entry tolerance, Δ<sub>TRK</sub>. MC68HC908MR24 - Rev. 1.0 ## **Clock Generator Module (CGM)** Acquisition time is based on an initial frequency error, $(f_{DES} - f_{ORIG})/f_{DES}$ , of not more than $\pm 100\%$ . In automatic bandwidth control mode (see **8.4.2.3 Manual and Automatic PLL Bandwidth Modes**), acquisition time expires when the $\overline{ACQ}$ bit becomes set in the PLL bandwidth control register (PBWC). Lock time, t<sub>Lock</sub>, is the time the PLL takes to reduce the error between the actual output frequency and the desired output frequency to less than the lock mode entry tolerance, Δ<sub>Lock</sub>. Lock time is based on an initial frequency error, (f<sub>DES</sub> – f<sub>ORIG</sub>)/f<sub>DES</sub>, of not more than ±100%. In automatic bandwidth control mode, lock time expires when the LOCK bit becomes set in the PLL bandwidth control register (PBWC). (See 8.4.2.3 Manual and Automatic PLL Bandwidth Modes.) Obviously, the acquisition and lock times can vary according to how large the frequency error is and may be shorter or longer in many cases. #### 8.10.2 Parametric Influences on Reaction Time Acquisition and lock times are designed to be as short as possible while still providing the highest possible stability. These reaction times are not constant, however. Many factors directly and indirectly affect the acquisition time. The most critical parameter which affects the reaction times of the PLL is the reference frequency, $f_{RDV}$ . This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, the corrections must be small compared to the desired frequency, so several corrections are required to reduce the frequency error. Therefore, the slower the reference the longer it takes to make these corrections. This parameter is also under user control via the choice of crystal frequency, $f_{XCLK}$ . Another critical parameter is the external filter capacitor. The PLL modifies the voltage on the VCO by adding or subtracting charge from this capacitor. Therefore, the rate at which the voltage changes for a given frequency error (thus change in charge) is proportional to the capacitor size. The size of the capacitor also is related to the stability of General Release Specification Clock Generator Module (CGM) Acquisition/Lock Time Specifications the PLL. If the capacitor is too small, the PLL cannot make small enough adjustments to the voltage and the system cannot lock. If the capacitor is too large, the PLL may not be able to adjust the voltage in a reasonable time. (See **8.10.3 Choosing a Filter Capacitor**.) Also important is the operating voltage potential applied to $V_{DDA}$ . The power supply potential alters the characteristics of the PLL. A fixed value is best. Variable supplies, such as batteries, are acceptable if they vary within a known range at very slow speeds. Noise on the power supply is not acceptable, because it causes small frequency errors which continually change the acquisition time of the PLL. Temperature and processing also can affect acquisition time because the electrical characteristics of the PLL change. The part operates as specified as long as these influences stay within the specified limits. External factors, however, can cause drastic changes in the operation of the PLL. These factors include noise injected into the PLL through the filter capacitor, filter capacitor leakage, stray impedances on the circuit board, and even humidity or circuit board contamination. #### 8.10.3 Choosing a Filter Capacitor As described in **8.10.2 Parametric Influences on Reaction Time**, the external filter capacitor, $C_F$ , is critical to the stability and reaction time of the PLL. The PLL is also dependent on reference frequency and supply voltage. The value of the capacitor must, therefore, be chosen with supply potential and reference frequency in mind. For proper operation, the external filter capacitor must be chosen according to this equation: $$C_F = C_{FACT} \left( \frac{V_{DDA}}{f_{RDV}} \right)$$ For acceptable values of $C_{FACT}$ , see **8.10 Acquisition/Lock Time Specifications**. For the value of $V_{DDA}$ , choose the voltage potential at which the MCU is operating. If the power supply is variable, choose a value near the middle of the range of possible supply values. This equation does not always yield a commonly available capacitor size, so round to the nearest available size. If the value is between two MC68HC908MR24 — Rev. 1.0 ## **Clock Generator Module (CGM)** different sizes, choose the higher value for better stability. Choosing the lower size may seem attractive for acquisition time improvement, but the PLL can become unstable. Also, always choose a capacitor with a tight tolerance (±20% or better) and low dissipation. #### 8.10.4 Reaction Time Calculation The actual acquisition and lock times can be calculated using the equations here. These equations yield nominal values under these conditions: - Correct selection of filter capacitor, C<sub>F</sub> (See 8.10.3 Choosing a Filter Capacitor.) - Room temperature operation - Negligible external leakage on CGMXFC - Negligible noise The K factor in the equations is derived from internal PLL parameters. $K_{ACQ}$ is the K factor when the PLL is configured in acquisition mode, and $K_{TRK}$ is the K factor when the PLL is configured in tracking mode. (See **8.4.2.2 Acquisition and Tracking Modes**.) $$t_{ACQ} = \left(\frac{V_{DDA}}{f_{RDV}}\right)\left(\frac{8}{K_{ACQ}}\right)$$ $$t_{AL} = \binom{V_{DDA}}{f_{RDV}} \left( \frac{4}{K_{TRK}} \right)$$ $$^{t}$$ LOCK = $^{t}$ ACQ + $^{t}$ AL Note the inverse proportionality between the lock time and the reference frequency. In automatic bandwidth control mode, the acquisition and lock times are quantized into units based on the reference frequency. (See **8.4.2.3 Manual and Automatic PLL Bandwidth Modes**.) A certain number of clock cycles, $n_{ACQ}$ , is required to ascertain that the PLL is within the tracking mode entry tolerance, $\Delta_{TRK}$ , before exiting acquisition mode. A General Release Specification Clock Generator Module (CGM) Acquisition/Lock Time Specifications certain number of clock cycles, $n_{TRK}$ , is required to ascertain that the PLL is within the lock mode entry tolerance, $\Delta_{Lock}$ . Therefore, the acquisition time, $t_{ACQ}$ , is an integer multiple of $n_{ACQ}/f_{RDV}$ , and the acquisition to lock time, $t_{AL}$ , is an integer multiple of $n_{TRK}/f_{RDV}$ . Also, since the average frequency over the entire measurement period must be within the specified tolerance, the total time usually is longer than $t_{LOCK}$ as calculated above. In manual mode, it is usually necessary to wait considerably longer than $t_{Lock}$ before selecting the PLL clock (see **8.4.3 Base Clock Selector Circuit**) because the factors described in **8.10.2 Parametric Influences on Reaction Time** may slow the lock time considerably. Clock Generator Module (CGM) # General Release Specification — MC68HC908MR24 # Section 9. Pulse Width Modulator for Motor Control (PWMMC) #### 9.1 Contents | 9.2 | Introduction1 | 40 | |--------------|--------------------------------------------|----| | 9.3 | Features | 41 | | 9.4 | Time Base1 | 43 | | 9.4.1 | Resolution | 43 | | 9.4.2 | Prescaler1 | 45 | | 9.5 | PWM Generators | 45 | | 9.5.1 | | | | 9.5.2 | PWM Data Overflow and Underflow Conditions | 50 | | 9.6 | Output Control | 50 | | 9.6.1 | | | | | Complementary PWM Pairs | | | 9.6.2 | | 52 | | 9.6.3 | | | | 9.6.4 | Current Polarity Sensing | | | 9.6.4 | | | | | • | | | 9.7<br>9.7.1 | Fault Protection | | | 9.7.1 | • | | | 9.7.1 | | | | 9.7.1 | | | | 9.7.2 | | | | 9.7.3 | | | | 9.8 | Initialization and the PWMEN Bit | 74 | | 9.9 | PWM Operation in Wait Mode | 75 | | 9.10 | PWM Operation in Break Mode | | | | P = 20 = 20 = 20 = 20 = 20 = 20 = 20 = 2 | _ | MC68HC908MR24 - Rev. 1.0 # Pulse Width Modulator for Motor Control | 9.11 | Control Logic Block177 | |---------|--------------------------------------------| | 9.11.1 | PWM Counter Registers | | 9.11.2 | PWM Counter Modulo Registers178 | | 9.11.3 | PWM X Value Registers | | 9.11.4 | PWM Control Register 1 | | 9.11.5 | PWM Control Register 2 | | 9.11.6 | Dead-Time Write-Once Register184 | | 9.11.7 | PWM Disable Mapping Write-Once Register185 | | 9.11.8 | Fault Control Register | | 9.11.9 | Fault Status Register188 | | 9.11.10 | D Fault Acknowledge Register | | 9.11.1 | 1 PWM Output Control Register191 | | 9.12 | PWM Glossary | #### 9.2 Introduction This section describes the pulse width modulator for motor control (PWMMC, version A). The MC68HC908MR24 PWM module can generate three complementary PWM pairs or six independent PWM signals. These PWM signals can be center-aligned or edge-aligned. A block diagram of the PWM module is shown in **Figure 9-1**. A12-bit timer PWM counter is common to all six channels. PWM resolution is one clock period for edge-aligned operation and two clock periods for center-aligned operation. The clock period is dependent on the internal operating frequency ( $f_{op}$ ) and a programmable prescaler. The highest resolution for edge-aligned operation is 125 ns ( $f_{op} = 8 \text{ MHz}$ ). The highest resolution for center-aligned operation is 250 ns ( $f_{op} = 8 \text{ MHz}$ ). When generating complementary PWM signals, the module features automatic dead-time insertion to the PWM output pairs and transparent toggling of PWM data based upon sensed motor phase current polarity. A summary of the PWM registers is shown in Table 9-1. Pulse Width Modulator for Motor Control (PWMMC) Features #### 9.3 Features #### Features of the PWMMC include the following: - Three complimentary pwm pairs or six independent pwm signals - Edge-aligned PWM signals or center-aligned PWM signals - PWM signal polarity control - 20 mA current sink capability on PWM pins - Manual PWM output control through software - Programmable fault protection - Complimentary Mode also features - Dead-time insertion - Separate top/bottom pulse width correction via current sensing or programmable software bits Figure 9-1. PWM Module Block Diagram MC68HC908MR24 - Rev. 1.0 # Pulse Width Modulator for Motor Control **Table 9-1. Register Summary** | | Table 3-1. Register Juninary | | | | | | | | | | |--------|-----------------------------------------------------|--------|--------|--------|--------|--------|--------|-------|--------|--| | Add. | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0020 | PWM Control Register 1 (PCTL1) | DISX | DISY | PWMINT | PWMF | ISENS1 | ISENS0 | LDOK | PWMEN | | | \$0021 | PWM Control Register 2 (PCTL2) | LDFQ1 | LDFQ0 | | IPOL1 | IPOL2 | IPOL3 | PRSC1 | PRSC0 | | | \$0022 | Fault Control Register (FCR) | FINT4 | FMODE4 | FINT3 | FMODE3 | FINT2 | FMODE2 | FINT1 | FMODE1 | | | \$0023 | Fault Status Register (FSR) | FPIN4 | FFLAG4 | FPIN3 | FFLAG3 | FPIN2 | FFLAG2 | FPIN1 | FFLAG1 | | | \$0024 | Fault Acknowledge Register (FTACK) | | FTACK4 | | FTACK3 | | FTACK2 | | FTACK1 | | | \$0025 | PWM Output Control (PWMOUT) | | OUTCTL | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | | \$0026 | PWM Counter Register High (PCNTH) | | | | | 11 | 10 | 9 | Bit 8 | | | \$0027 | PWM Counter Register Low (PCNTL) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0028 | PWM Counter Modulo Register High (PMODH) | | | | | 11 | 10 | 9 | Bit 8 | | | \$0029 | PWM Counter Modulo Register Low (PMODL) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$002A | PWM 1 Value Register High (PVAL1H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$002B | PWM 1 Value Register Low (PVAL1L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$002C | PWM 2 Value Register High (PVAL2H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$002D | PWM 2 Value Register Low (PVAL2L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$002E | PWM 3 Value Register High (PVAL3H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$002F | PWM 3 Value Register Low (PVAL3L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0030 | PWM 4 Value Register High (PVAL4H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$0031 | PWM 4 Value Register Low (PVAL4L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0032 | PWM 5 Value Register High (PVAL5H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$0033 | PWM 5 Value Register Low (PVAL5L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0034 | PWM 6 Value Register High (PVAL6H) | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$0035 | PWM 6 Value Register Low (PVAL6L) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0036 | Dead Timer Write-Once Register (DEADTM) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0037 | PWM Disable Mapping Write-Once<br>Register (DISMAP) | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | 1 | | l | | ı | | 1 | | | | = Unimplemented **Bold** = Buffered General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Time Base #### 9.4 Time Base Refer to the following subsections for a discussion of the time base. #### 9.4.1 Resolution In center-aligned mode, a 12-bit up/down counter is used to create the PWM period. Therefore, the PWM resolution in center-aligned mode is two clocks (highest resolution is 250 ns @ $f_{op} = 8$ MHz) as shown in **Figure 9-2**. The up/down counter uses the value in the timer modulus register to determine its maximum count. The PWM period will equal: [(timer modulus) x (PWM clock period) x 2]. Figure 9-2. Center-Aligned PWM (Positive Polarity) MC68HC908MR24 - Rev. 1.0 #### **Pulse Width Modulator for Motor Control** For edge-aligned mode, a 12-bit up-only counter is used to create the PWM period. Therefore, the PWM resolution in edge-aligned mode is one clock (highest resolution is125 ns @ $f_{op} = 8$ MHz) as shown in **Figure 9-3**. Again, the timer modulus register is used to determine the maximum count. The PWM period will equal: [(timer modulus) x (PWM clock period)]. Center-aligned operation versus edge-aligned operation is determined by the option EDGE. See **5.3 Functional Description**. Figure 9-3. Edge-Aligned PWM (Positive Polarity) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) PWM Generators #### 9.4.2 Prescaler To permit lower PWM frequencies, a prescaler is provided which will divide the PWM clock frequency by 1, 2, 4, or 8. **Table 9-2** shows how setting the prescaler bits in PWM control register 2 affects the PWM clock frequency. This prescaler is buffered and will not be used by the PWM generator until the LDOK bit is set and a new PWM reload-cycle begins. Table 9-2. PWM Prescaler | Prescaler bits<br>PRSC1:PRSC0 | PWM clock frequency | |-------------------------------|---------------------| | 00 | f <sub>op</sub> | | 01 | f <sub>op</sub> /2 | | 10 | f <sub>op</sub> /4 | | 11 | f <sub>op</sub> /8 | #### 9.5 PWM Generators Pulse width modulator (PWM) generators are discussed in the following subsections. #### 9.5.1 Load Operation To help avoid erroneous pulse widths and PWM periods, the modulus, prescaler, and PWM value registers are buffered. New PWM values, counter modulus values, and prescalers can be loaded from their buffers into the PWM module every one, two, four, or eight PWM cycles. LDFQ1:LDFQ0 in PWM control register 2 are used to control this reload frequency, as shown in **Table 9-3**. When a reload cycle arrives, regardless of whether an actual reload occurs (as determined by the LDOK bit), the PWM reload flag bit in PWM control register 1 will be set. If the PWMINT bit in PWM control register 1 is set, a CPU interrupt request will be generated when PWMF is set. Software can use this interrupt to calculate new PWM parameters in real time for the PWM module. MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** Table 9-3. PWM Reload Frequency | Reload frequency bits<br>LDFQ1:LDFQ0 | PWM reload frequency | |--------------------------------------|----------------------| | 00 | Every PWM cycle | | 01 | Every 2 PWM cycles | | 10 | Every 4 PWM cycles | | 11 | Every 8 PWM cycles | For ease of software, the LDFQx bits are buffered. When the LDFQx bits are changed, the reload frequency will not change until the previous reload cycle is completed. See **Figure 9-4**. **NOTE:** When reading the LDFQx bits, the value is the buffered value (for example, not necessarily the value being acted upon). Figure 9-4. Reload Frequency Change PWMINT enables CPU interrupt requests as shown in **Figure 9-5**. When this bit is set, CPU interrupt requests are generated when the PWMF bit is set. When the PWMINT bit is clear, PWM interrupt requests are inhibited. PWM reloads will still occur at the reload rate, but no interrupt requests will be generated. Pulse Width Modulator for Motor Control (PWMMC) PWM Generators Figure 9-5. PWM Interrupt Requests To prevent a partial reload of PWM parameters from occurring while the software is still calculating them, an interlock bit controlled from software is provided. This bit informs the PWM module that all the PWM parameters have been calculated, and it is "okay" to use them. A new modulus, prescaler, and/or PWM value cannot be loaded into the PWM module until the LDOK bit in PWM control register 1 is set. When the LDOK bit is set, these new values are loaded into a second set of registers and used by the PWM generator at the beginning of the next PWM reload cycle as shown in Figure 9-6, Figure 9-7, Figure 9-8, and Figure 9-9. After these values are loaded, the LDOK bit is cleared. NOTE: When the PWM module is enabled (via the PWMEN bit), a load will occur if the LDOK bit is set. Even if it is not set, an interrupt will occur if the PWMINT bit is set. To prevent this, the software should clear the PWMINT bit before enabling the PWM module. # **Pulse Width Modulator for Motor Control** Figure 9-6. Center-Aligned PWM Value Loading Figure 9-7. Center-Aligned Loading of Modulus Pulse Width Modulator for Motor Control (PWMMC) PWM Generators Figure 9-8. Edge-Aligned PWM Value Loading Figure 9-9. Edge-Aligned Modulus Loading MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** #### 9.5.2 PWM Data Overflow and Underflow Conditions The PWM value registers are 16-bit registers. Although the counter is only 12 bits, the user may write a 16-bit signed value to a PWM value register. As shown in **Figure 9-2** and **Figure 9-3**, if the PWM value is less than or equal to zero, the PWM will be inactive for the entire period. Conversely, if the PWM value is greater than or equal to the timer modulus, the PWM will be active for the entire period. Refer to **Table 9-4.** #### **NOTE:** The terms "active" and "inactive" refer to the asserted and negated states of the PWM signals and should not be confused with the high impedance state of the PWM pins. Table 9-4. PWM Data Overflow and Underflow Conditions | PWMVALxH:PWMVALxL | Condition | PWM value uUsed | |-------------------|-----------|------------------------| | \$0000 – \$0FFF | Normal | Per registers contents | | \$1000 – \$7FFF | Overflow | \$FFF | | \$8000 – \$FFFF | Underflow | \$000 | # 9.6 Output Control The following subsections discuss output control. ### 9.6.1 Selecting Six Independent PWMs or Three Complementary PWM Pairs The PWM outputs can be configured as six independent PWM channels or three complementary channel pairs. The option INDEP determines which mode is used (see **5.3 Functional Description**). If complementary operation is chosen, the PWM pins are paired as shown in **Figure 9-10**. Operation of one pair is then determined by one PWM value register. This type of operation is meant for use in motor drive circuits such as the one in **Figure 9-11**. Pulse Width Modulator for Motor Control (PWMMC) Output Control Figure 9-10. Complementary Pairing Figure 9-11. Typical AC Motor Drive MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** When complementary operation is used, two additional features are provided: - Dead-time insertion - Separate top/bottom pulse width correction to correct for distortions caused by the motor drive characteristics. If independent operation is chosen, each PWM has its own PWM value register. #### 9.6.2 Dead-Time Insertion As shown in **Figure 9-11**, in complementary mode, each PWM pair can be used to drive top-side/bottom-side transistors. When controlling DC-to-AC inverters such as this, the top and bottom PWMs in one pair should *never* be active at the same time. In **Figure 9-11**, if PWM1 and PWM2 were on at the same time, large currents would flow through the two transistors as they discharge the bus capacitor. The IGBTs could be weakened or destroyed. Simply forcing the two PWMs to be inversions of each other is not always sufficient. Since a time delay is associated with turning off the transistors in the motor drive, there must be a "dead-time" between the deactivation of one PWM and the activation of the other. A dead-time can be specified in the dead-time write-once register. This 8-bit value specifies the number of CPU clock cycles to use for the dead-time. The dead-time is not affected by changes in the PWM period caused by the prescaler. Dead-time insertion is achieved by feeding the top PWM outputs of the PWM generator into dead-time generators, as shown in **Figure 9-12**. Current sensing determines which PWM value of a PWM generator pair to use for the TOP PWM in the next PWM cycle. (See **9.6.3 Top/Bottom Correction with Motor Phase Current Polarity Sensing**.) When output control is enabled, the odd OUT bits, rather than the PWM generator outputs, are fed into the dead-time generators. (See **9.6.5 Output Port Control**.) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Output Control Figure 9-12. Dead-Time Generators MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** Whenever an input to a dead-time generator transitions, a dead-time is inserted (for example, both PWMs in the pair are forced to their inactive state). The BOTTOM PWM signal is generated from the TOP PWM and the dead-time. In the case of output control enabled, the odd OUTx bits control the top PWMs, the even OUTx bits control the bottom PWMs with respect to the odd OUTx bits. (See Table 9-7.) Figure 9-13 shows the effects of the dead-time insertion. As seen in Figure 9-13, some pulse width distortion occurs when the dead-time is inserted. The active pulse widths are reduced. For example, in Figure 9-13, when the PWM value register is equal to two, the ideal waveform (with no dead-time) has pulse widths equal to four. However, the actual pulse widths shrink to two after a dead-time of two was inserted. In this example, with the prescaler set to divide by one and center-aligned operation selected, this distortion can be compensated for by adding or subtracting half the dead-time value to or from the PWM register value. This correction is further described in 9.6.3 Top/Bottom Correction with Motor Phase Current Polarity Sensing. Further examples of dead-time insertion are shown in Figure 9-14 and Figure 9-15. Figure 9-14 shows the effects of dead-time insertion at the duty cycle boundaries (near 0% and 100% duty cycles). Figure 9-15 shows the effects of dead-time insertion on pulse widths smaller than the dead-time. Pulse Width Modulator for Motor Control (PWMMC) Output Control Figure 9-13. Effects of Dead-Time Insertion Figure 9-14. Dead-Time at Duty Cycle Boundaries MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** Figure 9-15. Dead-Time and Small Pulse Widths ### 9.6.3 Top/Bottom Correction with Motor Phase Current Polarity Sensing Ideally, when complementary pairs are used, the PWM pairs are inversions of each other, as shown in **Figure 9-16**. When PWM1 is active, PWM2 is inactive, and vice versa. In this case, the motor terminal voltage is never allowed to float and is strictly controlled by the PWM waveforms. However, when dead-time is inserted, the motor voltage is allowed to float momentarily during the dead-time interval, creating a distortion in the motor current waveform. This distortion is aggravated by dissimilar turn-on and turn-off delays of each of the transistors. For a typical motor drive inverter as shown in **Figure 9-11**, for a given top/bottom transistor pair, only one of the transistors will be effective in controlling the output voltage at any given time depending on the direction of the motor current for that pair. To achieve distortion correction, one of two different correction factors must be added to the desired PWM value, depending on whether the top or bottom transistor is controlling the output voltage. Therefore, the software is responsible for calculating both compensated PWM values and placing them in an General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Output Control odd/even PWM register pair. By supplying the PWM module with information regarding which transistor (top or bottom) is controlling the output voltage at any given time (for instance, the current polarity for that motor phase), the PWM module selects either the odd or even numbered PWM value register to be used by the PWM generator. Current sensing or programmable software bits are then used to determine which PWM value to use. If the current sensed at the motor for that PWM pair is positive (voltage on current pin ISx is low) or bit IPOLx in PWM Control Register 2 is low, the top PWM value is used for the PWM pair. Likewise, if the current sensed at the motor for that PWM pair is negative (voltage on current pin ISx is high) or bit IPOLx in PWM control register 2 is high, the bottom PWM value is used. See Table 9-5. Figure 9-16. Ideal Complementary Operation (Dead-Time = 0) MC68HC908MR24 - Rev. 1.0 # **Pulse Width Modulator for Motor Control** **NOTE:** This text assumes the user will provide current sense circuitry which causes the voltage at the corresponding input pin to be low for positive current and high for negative current. See **Figure 9-17** for current convention. In addition, it assumes the top PWMs are PWMs 1, 3, and 5 while the bottom PWMs are PWMs 2, 4, and 6. **Table 9-5. Current Sense Pins** | Current sense pin or bit | Voltage on<br>current sense pin<br>or IPOLx bit | PWM Value register used | PWMs affected | |--------------------------|-------------------------------------------------|-------------------------|---------------| | IS1 or IPOL1 | Logic 0 | PWM value reg. 1 | PWMs 1 & 2 | | IS1 or IPOL1 | Logic 1 | PWM value reg. 2 | PWMs 1 & 2 | | IS2 or IPOL2 | Logic 0 | PWM value reg. 3 | PWMs 3 & 4 | | IS2 or IPOL2 | Logic 1 | PWM value reg. 4 | PWMs 3 & 4 | | ĪS3 or IPOL3 | Logic 0 | PWM value reg. 5 | PWMs 5 & 6 | | ĪS3 or IPOL3 | Logic 1 | PWM value reg. 6 | PWMs 5 & 6 | Figure 9-17. Current Convention Pulse Width Modulator for Motor Control (PWMMC) Output Control To allow for correction based on different current sensing methods, or correction controlled by software, the ISENS1:ISENS0 bits in PWM control register 1 are provided to choose the correction method. These bits provide correction according to **Table 9-6**. **Table 9-6. Correction Methods** | Current correction bits ISENS1:ISENS0 | Correction method | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 00<br>01 | Bits IPOL1, IPOL2, and IPOL3 used for correction. | | 10 | Current sensing on pins IS1, IS2, and IS3 occurs during the dead-time. | | 11 | Current sensing on pins IS1, IS2, and IS3 occurs at the half cycle in center-aligned mode and at the end of the cycle in edge-aligned mode. | If correction is to be done in software or is not necessary, setting ISENS1:ISENS0 = 00 or = 01 causes the correction to be based on bits IPOL1, IPOL2, and IPOL3 in PWM control register 2. If correction is not required, the user can initialize the IPOLx bits and then only load one PWM value register per PWM pair. To allow the user to use a current sense scheme based upon sensed phase voltage during dead-time, setting ISENS1:ISENS0 = 10 causes the polarity of the Ix pin to be latched when both the top and bottom PWMs are off (for example, during the dead-time). At the 0% and 100% duty cycle boundaries, there is no dead-time so no new current value is sensed. To accommodate other current sensing schemes, setting ISENS1:ISENS0 = 11 causes the polarity of the current sense pin to be latched half-way into the PWM cycle in center-aligned mode and at the end of the cycle in edge-aligned mode. Therefore, even at 0% and 100% duty cycle, the current is sensed. # **Pulse Width Modulator for Motor Control** Distortion correction is only available in complementary mode. At the beginning of the PWM period, the PWM uses this latched current value or polarity bit to decide whether the top PWM value or bottom PWM value is used. **Figure 9-18** shows an example of top/bottom correction for PWMs 1 and 2. NOTE: The IPOLx bits and the values latched on the ISx pins are buffered so that only one PWM register is used per PWM cycle. If the IPOLx bits or the current sense values change during a PWM period, this new value will not be used until the next PWM period. The ISENSx bits are NOT buffered; therefore, changing the current sensing method could affect the present PWM cycle. Figure 9-18. Top/Bottom Correction for PWMs 1 and 2 When the PWM is first enabled by setting PWMEN, PWM value registers 1, 3, and 5 will be used if the ISENSx bits are configured for current sensing correction. This is because no current will have previously been sensed. Pulse Width Modulator for Motor Control (PWMMC) Output Control ### 9.6.4 Output Polarity The output polarity of the PWMs is determined by two options: TOPNEG and BOTNEG. The top polarity option, TOPNEG, controls the polarity of PWMs 1, 3, and 5. The bottom polarity option, BOTNEG, controls the polarity of PWMs 2, 4, and 6. Positive polarity means that when the PWM is active, the PWM output is high. Conversely, negative polarity means that when the PWM is active, PWM output is low. See **Figure 9-19**. #### **NOTE:** Both bits are found in the CONFIG register, which is a write-once register. This reduces the chances of the software inadvertently changing the polarity of the PWM signals and possibly damaging the motor drive hardware. Figure 9-19. PWM Polarity MC68HC908MR24 - Rev. 1.0 # **Pulse Width Modulator for Motor Control** Figure 9-19. PWM Polarity (Continued) ### 9.6.5 Output Port Control Conditions may arise in which the PWM pins need to be individually controlled. This is made possible by the PWM output control register (PWMOUT) shown in **Figure 9-20**. Figure 9-20. PWM Output Control Register (PWMOUT) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Output Control If the OUTCTL bit is set, the PWM pins can be controlled by the OUTx bits. These bits behave according to **Table 9-7**. Table 9-7. OUTx Bits | OUTx nit | Complementary mode | Independent mode | |----------|---------------------------------------------------------|--------------------------------------------| | OUT1 | 1 — PWM1 is active<br>0 — PWM1 is inactive | 1 — PWM1 is active<br>0 — PWM1 is inactive | | OUT2 | 1 — PWM2 is complement of PWM 1 0 — PWM2 is inactive | 1 — PWM2 is active<br>0 — PWM2 is inactive | | OUT3 | 1 — PWM3 is active<br>0 — PWM3 is inactive | 1 — PWM3 is active<br>0 — PWM3 is inactive | | OUT4 | 1 — PWM4 is complement of PWM 3<br>0 — PWM4 is inactive | 1 — PWM4 is active<br>0 — PWM4 is inactive | | OUT5 | 1 — PWM5 is active<br>0 — PWM5 is inactive | 1 — PWM5 is active<br>0 — PWM5 is inactive | | OUT6 | 1 — PWM 6 is complement of PWM 5 0 — PWM6 is inactive | 1 — PWM6 is active<br>0 — PWM6 is inactive | When OUTCTL is set, the polarity options TOPPOL and BOTPOL will still affect the outputs. In addition, if complementary operation is in use, the PWM pairs will not be allowed to be active simultaneously, and dead-time will still not be violated. When OUTCTL is set and complimentary operation is in use, the odd OUTx bits are inputs to the dead-time generators as shown in **Figure 9-13**. Dead-time is inserted whenever the odd OUTx bit toggles as shown in **Figure 9-21**. Although dead-time is not inserted when the even OUTx bits change, there will be no dead-time violation as shown in **Figure 9-22**. Setting the OUTCTL bit does not disable the PWM generator and current sensing circuitry. They continue to run, but are no longer controlling the output pins. In addition, OUTCTL will control the PWM pins even when PWMEN = 0. When OUTCTL is cleared, the outputs of the PWM generator become the inputs to the dead-time and output circuitry at the beginning of the next PWM cycle. **NOTE:** To avoid an unexpected dead-time occurrence, it is recommended that the OUTx bits be cleared prior to entering and prior to exiting individual PWM output control mode. MC68HC908MR24 - Rev. 1.0 # **Pulse Width Modulator for Motor Control** #### 9.7 Fault Protection Conditions may arise in the external drive circuitry which require that the PWM signals become inactive immediately, such as an overcurrent fault condition. Furthermore, it may be desirable to selectively disable PWM(s) solely with software. One or more PWM pins can be disabled (forced to their inactive state) by applying a logic high to any of the four external fault pins or by writing a logic high to either of the disable bits (DISX and DISY in PWM control register 1). Figure 9-23 shows the structure of the PWM disabling scheme. While the PWM pins are disabled, they are forced to their inactive state. The PWM generator continues to run — only the output pins are disabled. Pulse Width Modulator for Motor Control (PWMMC) Fault Protection Figure 9-21. Dead-Time Insertion During OUTCTL = 1 Figure 9-22. Dead-Time Insertion During OUTCTL = 1 MC68HC908MR24 — Rev. 1.0 # NP # Pulse Width Modulator for Motor Control The example is of fault pin 2 with DISX. Fault pin 4 with DISY is logically similar and affects BANK Y disable. NOTE: In manual mode (FMODE = 0) fault 2 and 4 may be cleared only if a logic level low at the input of the fault pin is present. Figure 9-23. PWM Disabling Scheme (Sheet 1 of 2) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Fault Protection The example is of fault pin 1. Fault pin 3 is logically similar and effects BANK Y disable. In manual mode (FMODE = 0) fault 1 and 3 may be cleared regardless of the logic level at the input of the fault pin. NOTE: Figure 9-23. PWM Disabling Scheme (Sheet 2 of 2) MC68HC908MR24 - Rev. 1.0 # **Pulse Width Modulator for Motor Control** To allow for different motor configurations and the controlling of more than one motor, the PWM disabling function is organized as two banks, bank X and bank Y. Bank information combines with information from the disable mapping register to allow selective PWM disabling. Fault pin 1, fault pin 2, and PWM disable bit X constitute the disabling function of bank X. Fault pin 3, fault pin 4, and PWM disable bit Y constitute the disabling function of bank Y. **Figure 9-24** and **Figure 9-25** show the disable mapping write-once register and the decoding scheme of the bank which selectively disables PWM(s). When all bits of the disable mapping register are set, any disable condition will disable all PWMs. A fault can also generate a CPU interrupt. Each fault pin has its own interrupt vector. Figure 9-24. PWM Disable Mapping Write-Once Register (DISMAP) Pulse Width Modulator for Motor Control (PWMMC) Fault Protection Figure 9-25. PWM Disabling Decode Scheme ### 9.7.1 Fault Condition Input Pins A logic high level on a fault pin disables the respective PWM(s) determined by the bank and the disable mapping register. Each fault pin incorporates a filter to assist in rejecting spurious faults. All of the external fault pins are software-configurable to re-enable the PWMs either with the fault pin (automatic mode) or with software (manual mode). Each fault pin has an associated FMODE bit to control the PWM re-enabling method. Automatic mode is selected by setting the FMODEx bit in the fault control register. Manual mode is selected when FMODEx is clear. MC68HC908MR24 - Rev. 1.0 # **Pulse Width Modulator for Motor Control** #### 9.7.1.1 Fault Pin Filter Each fault pin incorporates a filter to assist in determining a genuine fault condition. After a fault pin has been logic low for one CPU cycle, a rising edge (logic high) will be synchronously sampled once per CPU cycle for two cycles. If both samples are detected logic high, the corresponding FPIN bit and FFLAG bit will be set. The FPIN bit will remain set until the corresponding fault pin is logic low and synchronously sampled once in the following CPU cycle. #### 9.7.1.2 Automatic Mode In automatic mode, the PWM(s) are disabled immediately once a filtered fault condition is detected (logic high). The PWM(s) remain disabled until the filtered fault condition is cleared (logic low) and a new PWM cycle begins as shown in **Figure 9-26**. Clearing the corresponding FFLAGx event bit will not enable the PWMs in automatic mode. Figure 9-26. PWM Disabling in Automatic Mode The filtered fault pins' logic state is reflected in the respective FPINx bit. Any write to this bit is overwritten by the pin state. The FFLAGx event bit is set with each rising edge of the respective fault pin after filtering has been applied. To clear the FFLAGx bit, the user must write a 1 to the corresponding FTACKx bit. General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Fault Protection If the FINTx bit is set, a fault condition resulting in setting the corresponding FFLAG bit will also latch a CPU interrupt request. The interrupt request latch is not cleared until one of the following actions occurs: - The FFLAGx bit is cleared by writing a 1 to the corresponding FTACKx bit. - Clearing the FINTx bit. (This will not clear the FFLAGx bit.) - Reset A reset automatically clears all four interrupt latches If prior to a vector fetch, the interrupt request latch is cleared by one of the above actions, a CPU interrupt will no longer be requested. A vector fetch does not alter the state of the PWMs, the FFLAGx event flag or FINTx. NOTE: If the FFLAGx or FINTx bits are not cleared during the interrupt service routine, the interrupt request latch will not be cleared. #### 9.7.1.3 Manual Mode In manual mode, the PWM(s) are disabled immediately once a filtered fault condition is detected (logic high). The PWM(s) remain disabled until software clears the corresponding FFLAGx event bit and a new PWM cycle begins. In manual mode, the fault pins are grouped in pairs, each pair sharing common functionality. A fault condition on pins 1 and 3 may be cleared, allowing the PWM(s) to enable at the start of a PWM cycle regardless of the logic level at the fault pin. See **Figure 9-27**. A fault condition on pins 2 and 4 can only be cleared, allowing the PWM(s) to enable, if a logic low level at the fault pin is present at the start of a PWM cycle. See **Figure 9-28**. MC68HC908MR24 — Rev. 1.0 # **Pulse Width Modulator for Motor Control** Figure 9-27. PWM Disabling in Manual Mode (Example 1) Figure 9-28. PWM Disabling in Manual Mode (Example 2) The function of the fault control and event bits is the same as in automatic mode except that the PWMs are not re-enabled until the FFLAGx event bit is cleared by writing to the FTACKx bit and the filtered fault condition is cleared (logic low). Pulse Width Modulator for Motor Control (PWMMC) Fault Protection ### 9.7.2 Software Output Disable Setting PWM disable bit DISX or DISY in PWM control register 1 immediately disables the corresponding PWM pins as determined by the bank and disable mapping register. The PWM pin(s) remain disabled until the PWM disable bit is cleared and a new PWM cycle begins as shown in **Figure 9-29**. Setting a PWM disable bit does not latch a CPU interrupt request, and there are no event flags associated with the PWM disable bits. #### 9.7.3 Output Port Control When operating the PWMs using the OUTx bits (OUTCTL = 1), fault protection applies as described in this section. Due to the absence of periodic PWM cycles, fault conditions are cleared upon each CPU cycle and the PWM outputs are re-enabled, provided all fault clearing conditions are satisfied. Figure 9-29. PWM Software Disable # **Pulse Width Modulator for Motor Control** #### 9.8 Initialization and the PWMEN Bit For proper operation, all registers should be initialized and the LDOK bit should be set before enabling the PWM via the PWMEN bit. When the PWMEN bit is first set, a reload will occur immediately, setting the PWMF flag and generating an interrupt if PWMINT is set. In addition, in complementary mode, PWM value registers 1, 3, and 5 will be used for the first PWM cycle if current sensing is selected. #### **NOTE:** If the LDOK bit is not set when PWMEN is set after a RESET, the prescaler and PWM values will be zero, but the modulus will be unknown. If the LDOK bit is not set after the PWMEN bit has been cleared then set (without a RESET), the modulus value that was last loaded will be used. If the dead-time register (DEADTM) is changed after PWMEN or OUTCTL is set, an improper dead-time insertion could occur. However, the dead time can never be shorter than the specified value. Because of the equals-comparator architecture of this PWM, the modulus = 0 case is considered illegal. Therefore, the modulus register is not reset, and a modulus value of zero will result in waveforms inconsistent with the other modulus waveforms. See 9.11.2 PWM Counter Modulo Registers. When PWMEN is set, the PWM pins change from hi-Z to outputs. At this time, assuming no fault condition is present, the PWM pins will drive according to the PWM values, polarity, and dead-time. See the timing diagram in **Figure 9-30**. Figure 9-30. PWMEN and PWM Pins General Release Specification Pulse Width Modulator for Motor Control (PWMMC) PWM Operation in Wait Mode When the PWMEN bit is cleared, the following will occur: - PWM pins will be three-stated unless OUTCTL = 1 - PWM counter is cleared and will not be clocked - Internally, the PWM generator will force its outputs to 0 (to avoid glitches when the PWMEN is set again) When PWMEN is cleared, the following features remain active: - All fault circuitry - Manual PWM pin control via the PWMOUT register - Dead-time insertion when PWM pins change via the PWMOUT register **NOTE:** The PWMF flag and pending CPU interrupts are NOT cleared when PWMEN = 0. # 9.9 PWM Operation in Wait Mode When the microcontroller is put in low-power wait mode via the WAIT instruction, all clocks to the PWM module will continue to run. If an interrupt is issued from the PWM module (via a reload or a fault), the microcontroller will exit wait mode. Clearing the PWMEN bit before entering wait mode will reduce power consumption in wait mode because the counter, prescaler divider, and LDFQ divider will no longer be clocked. In addition, power will be reduced because the PWMs will no longer toggle. # **Pulse Width Modulator for Motor Control** ### 9.10 PWM Operation in Break Mode If the microcontroller goes into break mode (or background mode), the clocks to the PWM generator and output control blocks will freeze. This allows the user to set a breakpoint on a development system and examine the register contents and PWM outputs at that point. It also allows the user to single-step through the code. The clocks to the fault block will continue to run. Therefore, if a fault occurs while the microcontroller is in break mode, the PWM outputs will immediately be driven to their inactive state(s). During break mode, the system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 7.7.4 SIM Break Flag Control Register (SBFCR).) To allow software to clear status bits during a break interrupt, write a logic one to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the PWMF and FFLAGx bits during the break state, make sure BCFE is a logic 0. With BCFE at logic 0 (its default state), software can read and write the status and control registers during the break state without affecting the PWMF and FFLAGx bits. Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block # 9.11 Control Logic Block The following subsections provide a description of the control logic block. ### 9.11.1 PWM Counter Registers This PWM counter register displays the 12-bit up/down or up-only counter. When the high byte of the counter is read, the lower byte is latched. PCNTL will hold this latched value until it is read. Figure 9-31. PWM Counter Register High (PCNTH) Figure 9-32. PWM Counter Register Low (PCNTH) # **Pulse Width Modulator for Motor Control** ### 9.11.2 PWM Counter Modulo Registers This PWM counter modulus register holds a 12-bit unsigned number that determines the maximum count for the up/down or up-only counter. In center-aligned mode, the PWM period will be twice the modulus (assuming no prescaler). In edge-aligned mode, the PWM period will equal the modulus. Figure 9-33. PWM Counter Modulo Register High (PDMODH) Figure 9-34. PWM Counter Modulo Register Low (PDMODL) To avoid erroneous PWM periods, this value is buffered and will not be used by the PWM generator until the LDOK bit has been set and the next PWM load cycle begins. **NOTE:** When reading this register, the value read is the buffer (not necessarily the value the PWM generator is currently using). Because of the equals-comparator architecture of this PWM, the modulus = 0 case is considered illegal. Therefore, the modulus register is not reset, and a modulus value of 0 will result in waveforms inconsistent with the other modulus waveforms. If a modulus of zero is loaded, the counter will continually count down from \$FFF. This operation will not be tested or guaranteed (the user should consider it illegal). However, the dead-time constraints and fault conditions WILL still be guaranteed. General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block ### 9.11.3 PWM X Value Registers Each of the six PWMs has a 16-bit PWM value register. Figure 9-35. PWMx Value Registers High (PVALxH) Figure 9-36. PWMx Value Registers Low (PVALxL) The 16-bit signed value stored in this register determines the duty cycle of the PWM. The duty cycle is defined as: (PWM value/modulus) x 100. Writing a number less than or equal to 0 causes the PWM to be off for the entire PWM period. Writing a number greater than or equal to the 12bit modulus causes the PWM to be on for the entire PWM period. If the complementary mode is selected, the PWM pairs share PWM value registers. To avoid erroneous PWM pulses, this value is buffered and will not be used by the PWM generator until the LDOK bit has been set and the next PWM load cycle begins. **NOTE:** When reading these registers, the value read is the buffer (not necessarily the value the PWM generator is currently using). # **Pulse Width Modulator for Motor Control** #### 9.11.4 PWM Control Register 1 PWM control register 1 controls PWM enabling/disabling, the loading of new modulus, prescaler, and PWM values, and the PWM correction method. In addition, this register contains the software disable bits to force the PWM outputs to their inactive states (according to the disable mapping register). Figure 9-37. PWM Control Register 1 (PCTL1) #### PWMEN — PWM module enable This read/write bit enables and disables the PWM generator and the PWM pins. When PWMEN is clear, the PWM generator is disabled and the PWM pins are in the high-impedance state (unless OUTCTL = 1). When the PWMEN bit is set, the PWM generator and PWM pins are activated. For more information, see 9.8 Initialization and the PWMEN Bit. - 1 = PWM generator and PWM pins enabled - 0 = PWM generator and PWM pins disabled #### LDOK—Load OK This write-only bit allows the counter modulus, counter prescaler, and PWM values in the buffered registers to be used by the PWM generator. These values will not be used until the LDOK bit is set and a new PWM load cycle begins. Internally this bit is automatically cleared after the new values are loaded (however, this bit always reads 0). - 1 = Okay to load new modulus, prescaler, and PWM values at beginning of next PWM load cycle - 0 = Not okay to load new modulus, prescaler, and PWM values General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block **NOTE:** The user should initialize the PWM registers and set the LDOK bit before enabling the PWM. A PWM CPU interrupt request can still be generated when LDOK is 0. ISENS1:ISENS0 — Current sense correction bits These read/write bits select the top/bottom correction scheme as shown in **Table 9-8**. **Table 9-8. Correction Methods** | Current correction bits ISENS1:ISENS0 | Correction method | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 00<br>01 | Bits IPOL1, IPOL2, and IPOL3 used for correction | | 10 | Current sensing on pins IS1, IS2, and IS3 occurs during the dead-time. | | 11 | Current sensing on pins IS1, IS2, and IS3 occurs at the half cycle in center-aligned mode and at the end of the cycle in edge-aligned mode. | ### PWMF— PWM reload flag This read/write bit is set at the beginning of every reload cycle regardless of the state of the LDOK bit. This bit is cleared by reading PWM control register 1 with the PWMF flag set, then writing a logic 0 to PWMF. If another reload occurs before the clearing sequence is complete, then writing logic 0 to PWMF has no effect. - 1 = New reload cycle began - 0 = New reload cycle has not begun **NOTE:** When PWMF is cleared, pending PWM CPU interrupts are cleared (not including fault interrupts). PWMINT — PWM interrupt enable This read/write bit allows the user to enable and disable PWM CPU interrupts. If set, a CPU interrupt will be pending when the PWMF flag is set. - 1 = Enable PWM CPU interrupts - 0 = Disable PWM CPU interrupts MC68HC908MR24 - Rev. 1.0 ## **Pulse Width Modulator for Motor Control** **NOTE:** When PWMINT is cleared, pending CPU interrupts are inhibited. DISX — Software disable for bank X This read/write bit allows the user to disable one or more PWM pins in bank X. The pins that are disabled are determined by the disable mapping write-once register. - 1 = Disable PWM pins in bank X - 0 = Re-enable PWM pins at beginning of next PWM cycle DISY — Software disable for bank Y This read/write bit allows the user to disable one or more PWM pins in bank Y. The pins that are disabled are determined by the disable mapping write-once register. - 1 = Disable PWM pins in bank Y - 0 = Re-enable PWM pins at beginning of next PWM cycle ### 9.11.5 PWM Control Register 2 PWM control register 2 controls the PWM load frequency, the PWM correction method, and the PWM counter prescaler. For ease of software and to avoid erroneous PWM periods, some of these register bits are buffered. The PWM generator will not use the prescaler value until the LDOK bit has been set, and a new PWM cycle is starting. The correction bits are used at the beginning of each PWM cycle (if the ISENSx bits are configured for software correction). The load frequency bits are not used until the current load cycle is complete. **NOTE:** The user should initialize this register before enabling the PWM. Figure 9-38. PWM Control Register 2 (PCTL2) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block LDFQ1:LDFQ0 — PWM load frequency bits These buffered read/write bits select the PWM CPU load frequency according to **Table 9-9**. **NOTE:** When reading these bits, the value read is the buffer value (not necessarily the value the PWM generator is currently using). **Table 9-9. PWM Reload Frequency** | Reload frequency bits<br>LDFQ1:LDFQ0 | PWM reload frequency | |--------------------------------------|----------------------| | 00 | Every PWM cycle | | 01 | Every 2 PWM cycles | | 10 | Every 4 PWM cycles | | 11 | Every 8 PWM cycles | IPOL1 — Top/bottom correction bit for PWM pair 1 (PWMs 1 and 2) This buffered read/write bit selects which PWM value register is used if top/bottom correction is to be achieved without current sensing. 1 = Use PWM value register 2 0 = Use PWM value register 1 **NOTE:** When reading this bit, the value read is the buffer value (not necessarily the value the output control block is currently using). IPOL2 — Top/bottom correction bit for PWM pair 2 (PWMs 3 and 4) This buffered read/write bit selects which PWM value register is used if top/bottom correction is to be achieved without current sensing. 1 = Use PWM value register 4 0 = Use PWM value register 3 **NOTE:** When reading this bit, the value read is the buffer value (not necessarily the value the output control block is currently using). IPOL3 — Top/bottom correction bit for PWM pair 3 (PWMs 5 and 6) This buffered read/write bit selects which PWM value register is used if top/bottom correction is to be achieved without current sensing. 1 = Use PWM value register 6 0 = Use PWM value register 5 MC68HC908MR24 - Rev. 1.0 ## **Pulse Width Modulator for Motor Control** **NOTE:** When reading this bit, the value read is the buffer value (not necessarily the value the output control block is currently using). PRSC1:PRSC0 — PWM prescaler bits These buffered read/write bits allow the PWM clock frequency to be modified as shown in . **NOTE:** When reading these bits, the value read is the buffer value (not necessarily the value the PWM generator is currently using). Table 9-10. PWM Prescaler | Prescaler bits<br>PRSC1:PRSC0 | PWM clock frequency | |-------------------------------|---------------------| | 00 | f <sub>op</sub> | | 01 | f <sub>op</sub> /2 | | 10 | f <sub>op</sub> /4 | | 11 | f <sub>op</sub> /8 | ### 9.11.6 Dead-Time Write-Once Register This write-once register holds an 8-bit value which specifies the number of CPU clock cycles to use for the dead-time when complementary PWM mode is selected. After this register is written for the first time, it cannot be rewritten unless a RESET occurs. The dead-time is not affected by changes to the prescaler value. Figure 9-39. Dead-Time Write-Once Register (DEADTM) General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block ### 9.11.7 PWM Disable Mapping Write-Once Register This write-once register holds an 8-bit value which determines which PWM pins will be disabled if an external fault or software disable occur. For a further description of the disable mapping, see **9.7 Fault**Protection. After this register is written for the first time, it cannot be rewritten unless a RESET occurs. Figure 9-40. PWM Disable Mapping Write-Once Register (DISMAP) #### 9.11.8 Fault Control Register This register controls the fault protection circuitry Figure 9-41. Fault Control Register (FCR) FMODE1 — Fault mode selection for fault pin 1 (automatic versus manual mode) This read/write bit allows the user to select between automatic and manual mode faults. For further description of each mode, see 9.7 Fault Protection. 1 = Automatic mode 0 = Manual mode MC68HC908MR24 - Rev. 1.0 ## **Pulse Width Modulator for Motor Control** FINT1 — Fault 1 interrupt enable This read/write bit allows the CPU interrupt caused by faults on fault pin 1 to be enabled. The fault protection circuitry is independent of this bit and will always be active. If a fault is detected, the PWM pins will still be disabled according to the disable mapping register. - 1 = Fault pin 1 will cause CPU interrupts - 0 = Fault pin 1 will not cause CPU interrupts FMODE2 — Fault mode selection for fault pin 2 (automatic versus manual mode) This read/write bit allows the user to select between automatic and manual mode faults. For further description of each mode, see 9.7 Fault Protection. - 1 = Automatic mode - 0 = Manual mode FINT2 — Fault 2 interrupt enable This read/write bit allows the CPU interrupt caused by faults on fault pin 2 to be enabled. The fault protection circuitry is independent of this bit and will always be active. If a fault is detected, the PWM pins will still be disabled according to the disable mapping register. - 1 = Fault pin 2 will cause CPU interrupts - 0 = Fault pin 2 will not cause CPU interrupts FMODE3 — Fault mode selection for fault pin 3 (automatic versus manual mode) This read/write bit allows the user to select between automatic and manual mode faults. For further description of each mode, see **9.7**Fault Protection. - 1 = Automatic mode - 0 = Manual mode Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block FINT3 — Fault 3 interrupt enable This read/write bit allows the CPU interrupt caused by faults on fault pin 3 to be enabled. The fault protection circuitry is independent of this bit and will always be active. If a fault is detected, the PWM pins will still be disabled according to the disable mapping register. - 1 = Fault pin 3 will cause CPU interrupts - 0 = Fault pin 3 will not cause CPU interrupts FMODE4 — Fault mode selection for fault pin 4 (automatic versus manual mode) This read/write bit allows the user to select between automatic and manual mode faults. For further description of each mode, see 9.7 Fault Protection. - 1 = Automatic mode - 0 = Manual mode FINT4 — Fault 4 interrupt enable This read/write bit allows the CPU interrupt caused by faults on fault pin 4 to be enabled. The fault protection circuitry is independent of this bit and will always be active. If a fault is detected, the PWM pins will still be disabled according to the disable mapping register. - 1 = Fault pin 4 will cause CPU interrupts - 0 = Fault pin 4 will not cause CPU interrupts ## **Pulse Width Modulator for Motor Control** ### 9.11.9 Fault Status Register This read-only register indicates the current fault status. Figure 9-42. Fault Status Register (FSR) ### FFLAG1 — Fault event flag 1 The FFLAG1 event bit is set within two CPU cycles after a rising edge on fault pin 1. To clear the FFLAG1 bit, the user must write a 1 to the FTACK1 bit in the fault acknowledge register. - 1 = A fault has occurred on fault pin 1 - 0 = No new fault on fault pin 1 #### FPIN1 — State of fault pin 1 This read-only bit allows the user to read the current state of fault pin 1. - 1 = Fault pin 1 is at logic 1 - 0 = Fault pin 1 is at logic 0 ### FFLAG2 — Fault event flag 2 The FFLAG2 event bit is set within two CPU cycles after a rising edge on fault pin 2. To clear the FFLAG2 bit, the user must write a 1 to the FTACK2 bit in the fault acknowledge register. - 1 = A fault has occurred on fault pin 2 - 0 = No new fault on fault pin 2 #### FPIN2 — State of fault pin 2 This read-only bit allows the user to read the current state of fault pin 2. - 1 = Fault pin 2 is at logic 1 - 0 = Fault pin 2 is at logic 0 General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block FFLAG3 — Fault event flag 3 The FFLAG3 event bit is set within two CPU cycles after a rising edge on fault pin 3. To clear the FFLAG3 bit, the user must write a 1 to the FTACK3 bit in the fault acknowledge register. - 1 = A fault has occurred on fault pin 3 - 0 = No new fault on fault pin 3 FPIN3 — State of fault pin 3 This read-only bit allows the user to read the current state of fault pin 3. - 1 = Fault pin 3 is at logic 1 - 0 = Fault pin 3 is at logic 0 FFLAG4 — Fault event flag 4 The FFLAG4 event bit is set within two CPU cycles after a rising edge on fault pin 4. To clear the FFLAG4 bit, the user must write a 1 to the FTACK4 bit in the fault acknowledge register. - 1 = A fault has occurred on fault pin 4 - 0 = No new fault on fault pin 4 FPIN4 — State of fault pin 4 This read-only bit allows the user to read the current state of fault pin 4. - 1 = Fault pin 4 is at logic 1 - 0 = Fault pin 4 is at logic 0 ## **Pulse Width Modulator for Motor Control** ### 9.11.10 Fault Acknowledge Register This register is used to acknowledge and clear the FFLAGs. In addition, it is used to monitor the current sensing bits to test proper operation. Figure 9-43. Fault Acknowledge Register (FTACK) #### FTACK1 — Fault acknowledge 1 The FTACK1 bit is used to acknowledge and clear FFLAG1. This bit will always read 0. Writing a 1 to this bit will clear FFLAG1. Writing a 0 will have no effect. ### FTACK2 — Fault acknowledge 2 The FTACK2 bit is used to acknowledge and clear FFLAG2. This bit will always read 0. Writing a 1 to this bit will clear FFLAG2. Writing a 0 will have no effect. #### FTACK3 — Fault acknowledge 3 The FTACK3 bit is used to acknowledge and clear FFLAG3. This bit will always read 0. Writing a 1 to this bit will clear FFLAG3. Writing a 0 will have no effect. #### FTACK4 — Fault acknowledge 4 The FTACK4 bit is used to acknowledge and clear FFLAG4. This bit will always read 0. Writing a 1 to this bit will clear FFLAG4. Writing a 0 will have no effect. #### DT1 — Dead time 1 Current sensing pin IS1 is monitored immediately before dead time ends due to the assertion of PWM1. General Release Specification Pulse Width Modulator for Motor Control (PWMMC) Control Logic Block #### DT1 — Dead time 2 Current sensing pin IS1 is monitored immediately before dead time ends due to the assertion of PWM2. #### DT1 — Dead time 3 Current sensing pin IS2 is monitored immediately before dead time ends due to the assertion of PWM3. #### DT1 — Dead time 4 Current sensing pin IS2 is monitored immediately before dead time ends due to the assertion of PWM4. #### DT1 — Dead time 5 Current sensing pin IS3 is monitored immediately before dead time ends due to the assertion of PWM5. #### DT1 — Dead time 6 Current sensing pin IS3 is monitored immediately before dead time ends due to the assertion of PWM6. ### 9.11.11 PWM Output Control Register This register is used to manually control the PWM pins. Figure 9-44. PWM Output Control Register (PWMOUT) #### OUTCTL— Output control enable This read/write bit allows the user to manually control the PWM pins. When set, the PWM generator is no longer the input to the dead-time and output circuitry. The OUTx bits determine the state of the PWM pins. Setting the OUTCTL bit does not disable the PWM generator. The generator continues to run, but is no longer the input to the PWM MC68HC908MR24 — Rev. 1.0 ## **Pulse Width Modulator for Motor Control** dead-time and output circuitry. When OUTCTL is cleared, the outputs of the PWM generator immediately become the inputs to the dead-time and output circuitry. - 1 = PWM outputs controlled manually - 0 = PWM outputs determined by PWM generator OUT6:OUT1— PWM pin output control bits These read/write bits control the PWM pins according to **Table 9-11**. Table 9-11. OUTx Bits | OUTx bit | Complementary mode | Independent mode | |----------|----------------------------------------------------------|--------------------------------------------| | OUT1 | 1 — PWM1 is active<br>0 — PWM1 is inactive | 1 — PWM1 is active<br>0 — PWM1 is inactive | | OUT2 | 1 — PWM2 is complement of PWM 1 0 — PWM2 is inactive | 1 — PWM2 is active<br>0 — PWM2 is inactive | | OUT3 | 1 — PWM3 is active<br>0 — PWM3 is inactive | 1 — PWM3 is active<br>0 — PWM3 is inactive | | OUT4 | 1 — PWM4 is complement of PWM 3 0 — PWM4 is inactive | 1 — PWM4 is active<br>0 — PWM4 is inactive | | OUT5 | 1 — PWM5 is active<br>0 — PWM5 is inactive | 1 — PWM5 is active<br>0 — PWM5 is inactive | | OUT6 | 1 — PWM 6 is complement of PWM 5<br>0 — PWM6 is inactive | 1 — PWM6 is active<br>0 — PWM6 is inactive | # 9.12 PWM Glossary CPU Cycle — One internal bus cycle (1/f<sub>op</sub>) **PWM Clock Cycle (or Period)** — One tick of the PWM counter $(1/f_{op})$ with no prescaler). See **Figure 9-45**. ### **PWM Cycle (or Period)** - Center-aligned mode: The time it takes the PWM counter to count up and count down (modulus\*2/f<sub>op</sub> assuming no prescaler). See Figure 9-45. - Edge-aligned mode: The time it takes the PWM counter to count up (Modulus/f<sub>op</sub>). See Figure 9-45. General Release Specification Pulse Width Modulator for Motor Control (PWMMC) PWM Glossary Figure 9-45. PWM Clock Cycle and PWM Cycle Definitions **PWM Load Frequency** — Frequency at which new PWM parameters get loaded into the PWM. See **Figure 9-46**. # LDFQ1:LDFQ0 = 01 — RELOAD EVERY TWO CYCLES Figure 9-46. PWM Load Cycle/Frequency Definition MC68HC908MR24 — Rev. 1.0 Pulse Width Modulator for Motor Control # General Release Specification — MC68HC908MR24 # Section 10. Monitor ROM (MON) ### 10.1 Contents | 10.2 | Introduction195 | |--------|---------------------------| | 10.3 | Features | | 10.4 | Functional Description196 | | 10.4.1 | Entering Monitor Mode | | 10.4.2 | Data Format | | 10.4.3 | Echoing | | 10.4.4 | | | 10.4.5 | Commands | | 10.4.6 | Baud Rate | ## 10.2 Introduction This section describes the monitor ROM (MON08, version B). The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. # **Monitor ROM (MON)** ### 10.3 Features Features of the monitor ROM include the following: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor rom and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - 4800 baud–28.8 kbaud communication with host computer - Execution of code in RAM or ROM - (E)EPROM/OTPROM programming # 10.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 10-1 shows a sample circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while all MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor. Monitor ROM (MON) Functional Description Figure 10-1. Monitor Mode Circuit MC68HC908MR24 — Rev. 1.0 # **Monitor ROM (MON)** ### 10.4.1 Entering Monitor Mode **Table 10-1** shows the pin conditions for entering monitor mode. Table 10-1. Mode Selection | IRQ1 Pin | PTC3 Pin | PTC4 Pin | PTA0 Pin | PTC2 Pin | Mode | CGMOUT | Bus<br>Frequency | |--------------------------------------|----------|----------|----------|----------|---------|----------------------|------------------| | V <sub>DD</sub> +<br>V <sub>HI</sub> | 1 | 0 | 1 | 1 | Monitor | CGMXCLK or CGMVCLK 2 | CGMOUT<br>2 | | V <sub>DD</sub> +<br>V <sub>HI</sub> | 1 | 0 | 1 | 0 | Monitor | CGMXCLK | CGMOUT<br>2 | Enter monitor mode by either: - Executing a software interrupt instruction (SWI) or - Applying a logic 0 and then a logic 1 to the RST pin The MCU sends a break signal (10 consecutive logic 0s) to the host computer, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate. Monitor mode uses alternate vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. The COP module is disabled in monitor mode as long as $V_{DD} + V_{HI}$ is applied to either the $\overline{IRQ1}$ pin or the $\overline{RST}$ pin. (See Section 7. System Integration Module (SIM) for more information on modes of operation.) NOTE: Holding the PTC2 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator. The CGMOUT frequency is equal to the CGMXCLK frequency, and the OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency. Monitor ROM (MON) Functional Description **Table 10-2** is a summary of the differences between user mode and monitor mode. Table 10-2. Mode Differences | | Functions | | | | | | | |---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------| | Modes | СОР | Reset<br>vector<br>high | Reset<br>vector<br>low | Break<br>vector<br>high | Break<br>vector<br>low | SWI<br>vector<br>high | SWI<br>vector<br>low | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | If the high voltage (V<sub>DD</sub> + V<sub>HI</sub>) is removed from the IRQ1 pin or the RST pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the mask option register. #### 10.4.2 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-2 and Figure 10-3.) Figure 10-2. Monitor Data Format Figure 10-3. Sample Monitor Waveforms The data transmit and receive rate can be anywhere from 4800 baud to 28.8 kbaud. Transmit and receive baud rates must be identical. MC68HC908MR24 — Rev. 1.0 # **Monitor ROM (MON)** ### 10.4.3 Echoing As shown in **Figure 10-4**, the monitor ROM immediately echoes each received byte back to the PTA0 pin for error checking. Figure 10-4. Read Transaction Any result of a command appears after the echo of the last byte of the command. ### 10.4.4 Break Signal A start bit followed by nine low bits is a break signal. (See **Figure 10-5**.) When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits before echoing the break signal. Figure 10-5. Break Transaction Monitor ROM (MON) Functional Description ### 10.4.5 Commands The monitor ROM uses these commands: - READ, read memory - WRITE, write memory - IREAD, indexed read - IWRITE, indexed write - · READSP, read stack pointer - RUN, run user program ### Table 10-3. READ (Read Memory) Command | Description | Read byte from memory | |------------------|-------------------------------------------------------| | Operand | Specifies 2-byte address in high byte:low byte order | | Data returned | Returns contents of specified address | | Opcode | \$4A | | Command sequence | е | | SENT TO MONITOR | READ READ ADDR. HIGH ADDR. LOW ADDR. LOW DATA RESULT | MC68HC908MR24 - Rev. 1.0 # **Monitor ROM (MON)** # Table 10-4. WRITE (Write Memory) Command ## Table 10-5. IREAD (Indexed Read) Command | Description | Read next 2 bytes in memory from last address accessed | | | |------------------|--------------------------------------------------------|--|--| | Operand | Specifies 2-byte address in high byte:low byte order | | | | Data returned | Returns contents of next two addresses | | | | Opcode | \$1A | | | | Command sequence | ence | | | | SENT TO MONITOR | IREAD / DATA / DATA / RESULT | | | Monitor ROM (MON) Functional Description ### Table 10-6. IWRITE (Indexed Write) Command | Description | Write to last address accessed + 1 | |----------------------------|------------------------------------| | Operand | Specifies single data byte | | Data returned | None | | Opcode | \$19 | | Command sequence | ce<br>e | | SENT TO<br>MONITOR<br>ECHO | X IWRITE X DATA X DATA X | **NOTE:** A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-Kbyte memory map. Table 10-7. READSP (Read Stack Pointer) Command | Description | Reads stack pointer | |--------------------|---------------------------------------------------| | Operand | None | | Data returned | Returns stack pointer in high byte:low byte order | | Opcode | \$0C | | Command sequence | ee | | SENT TO<br>MONITOR | READSP X READSP X SP HIGH X SP LOW X | | ЕСНО | RESULT | # **Monitor ROM (MON)** Table 10-8. RUN (Run User Program) Command | Description | Executes RTI instruction | |------------------|--------------------------------| | Operand | None | | Data returned | None | | Opcode | \$28 | | Command sequence | ce | | | SENT TO MONITOR RUN RUN RUN | | | ЕСНО — | #### 10.4.6 Baud Rate With a 4.9152-MHz crystal and the PTC2 pin at logic 1 during reset, data is transferred between the monitor and host at 4800 baud. If the PTC2 pin is at logic 0 during reset, the monitor baud rate is 9600. When the CGM output, CGMOUT, is driven by the PLL, the baud rate is determined by the MUL[7:4] bits in the PLL programming register (PPG). (See Section 8. Clock Generator Module (CGM).) Table 10-9. Monitor Baud Rate Selection | | VCO frequency multiplier (N) | | | | | | | | | |-------------------------|------------------------------|------|--------|--------|--------|--------|--|--|--| | | 1 | 2 | 3 | 4 | 5 | 6 | | | | | Monitor<br>baud<br>rate | 4800 | 9600 | 14,400 | 19,200 | 24,000 | 28,800 | | | | # General Release Specification — MC68HC908MR24 # Section 11. Timer Interface (TIMA) ## 11.1 Contents | 11.2 Introduction | .206 | |------------------------------------------------------|------| | 11.3 Features | .206 | | 11.4 Functional Description | .210 | | 11.4.1 TIMA Counter Prescaler | | | 11.4.2 Input Capture | .210 | | 11.4.3 Output Compare | .212 | | 11.4.3.1 Unbuffered Output Compare | | | 11.4.3.2 Buffered Output Compare | .213 | | 11.4.4 Pulse Width Modulation (PWM) | | | 11.4.4.1 Unbuffered PWM Signal Generation | | | 11.4.4.2 Buffered PWM Signal Generation | | | 11.4.4.3 PWM Initialization | .217 | | 11.5 Interrupts | .218 | | 11.6 Wait Mode | .219 | | 11.7 TIMA During Break Interrupts | .219 | | 11.8 I/O Signals | .220 | | 11.8.1 TIMA Clock Pin (PTE3/TCLKA) | .220 | | 11.8.2 TIMA Channel I/O Pins (PTE4/TCH0A-PTE7/TCH3A) | | | 11.9 I/O Registers | .221 | | 11.9.1 TIMA Status and Control Register | | | 11.9.2 TIMA Counter Registers | .224 | | 11.9.3 TIMA Counter Modulo Registers | .225 | | 11.9.4 TIMA Channel Status and Control Registers | .226 | | 11.9.5 TIMA Channel Registers | .231 | | | | MC68HC908MR24 - Rev. 1.0 ## Timer Interface (TIMA) ### 11.2 Introduction This section describes the timer interface module (TIMA). The TIMA is a 4-channel timer that provides a timing reference with input capture, output compare, and pulse width modulation functions. **Figure 11-1** is a block diagram of the TIMA. #### 11.3 Features #### Features of the TIMA include: - Four input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse width modulation (PWM) signal generation - Programmable TIMA clock input - Seven-frequency internal bus clock prescaler selection - External TIMA clock input (4-MHz maximum frequency) - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIMA counter stop and reset bits Figure 11-1. TIMA Block Diagram # Timer Interface (TIMA) Table 11-1. TIM I/O Register Summary | Table 11-1. Tim 1/O Register Summary | | | | | | | | | | | |--------------------------------------|---------------------------------------------------|--------|--------------|---------------------------|--------|--------|--------|--------|-------|----------| | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$000E | | Read: | TOF | TOIE | TSTOP | 0 | 0 | DC2 | DC1 | DSO | | | TIMA Status/Control Register<br>(TASC) | Write: | 0 | TOIE | 13108 | TRST | R | PS2 | PS1 | PS0 | | (11.50) | | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | \$000F TIN | | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | TIMA Counter Register High<br>(TACNTH) | Write: | R | R | R | R | R | R | R | R | | | (monn) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | \$0010 TIM | TIMA Counter Register Low<br>TACNTL) | Write: | R | R | R | R | R | R | R | R | | | intolvie) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | D# 1F | 14 | 12 | 10 | 11 | 10 | 0 | Bit 8 | | \$0011 TIM | TIMA Counter Modulo Reg. High<br>(TAMODH) | Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | DILO | | | (nave en ) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0012 TIMA Cou | TIMA Counter Modulo Reg. Low<br>(TAMODL) | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Write: | | | | | | | | | | | ( | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0013 | TIMA Channel 0 Status/Control<br>Register (TASC0) | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | | Write: | 0 | CHUL | | | | | | | | | regions (in least) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIMA Channel 0 Register High<br>(TACH0H) | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0014 | | Write: | rite: | | | | | | | | | | <b>(</b> • • • ) | Reset: | | Indeterminate after reset | | | | | | | | | T1144 OL | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0015 | TIMA Channel 0 Register Low (TACH0L) | Write: | DIL 1 | 0 | 3 | 4 | 3 | 2 | ' | Dit 0 | | Reset: Indeterminate after reset | | | | | | | | | | | | \$0016 | TIMA Channel 1 Status/Control<br>Register (TASC1) | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | | Write: | 0 | CITIE | R | WISTA | LLSID | LLSIA | 1001 | CITIVIAX | | | J ( , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0017 | TIMA Channel 1 Register High<br>(TACH1H) | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | Write: | טונ וט | 17 | 10 | 14 | 11 | 10 | 7 | Dit 0 | | | , · · · · · · · · · · · · · · · · · · · | Reset: | | Indeterminate after reset | | | | | | | | | | | R = Reserved | | | | | | | | | | | | · | | | | | | | | General Release Specification Timer Interface (TIMA) Features ## Table 11-1. TIM I/O Register Summary | \$0018 | TIMA Channel 1 Degister Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |--------|---------------------------------------------------|-----------------|-------------------------------|-------|------|------|-------|-------|------|--------|--| | | ` , | Reset: | Indeterminate after reset | | | | | | | | | | \$0019 | | Read: | CH2F | CH2IE | MS2B | MS2A | ELS2B | ELS2A | TOV2 | CH2MAX | | | | TIMA Channel 2 Status/Control<br>Register (TASC2) | Write: | 0 | CHZIE | | | | | | | | | | • • • • | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$001A | TIMA Channol 2 Dogistor High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | · · · · · · · · · · · · · · · · · · · | Reset: | Indeterminate after reset | | | | | | | | | | \$001B | TIMA Channel 2 Degister Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | ( | Reset: | Indeterminate after reset | | | | | | | | | | \$001C | TIMA Channel 3 Status/Control<br>Register (TASC3) | Read: | CH3F | CH3IE | 0 | MS3A | ELS3B | ELS3A | TOV3 | СНЗМАХ | | | | | Write: | 0 | | R | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$001D | TIMA Channal 3 Pagistar High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | , | Reset: | Indeterminate after reset | | | | | | | | | | \$001E | TIMA Channol 2 Pogistor Low | Read: Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | • | Reset: | et: Indeterminate after reset | | | | | | | | | | | | | R = Reserved | | | | | | | | | ### Timer Interface (TIMA) # 11.4 Functional Description Figure 11-1 shows the TIMA structure. The central component of the TIMA is the 16-bit TIMA counter that can operate as a free-running counter or a modulo up-counter. The TIMA counter provides the timing reference for the input capture and output compare functions. The TIMA counter modulo registers, TAMODH—TAMODL, control the modulo value of the TIMA counter. Software can read the TIMA counter value at any time without affecting the counting sequence. The four TIMA channels are programmable independently as input capture or output compare channels. #### 11.4.1 TIMA Counter Prescaler The TIMA clock source can be one of the seven prescaler outputs or the TIMA clock pin, PTE3/TCLKA. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIMA status and control register select the TIMA clock source. ## 11.4.2 Input Capture An input capture function has three basic parts: edge select logic, an input capture latch, and a 16-bit counter. Two 8-bit registers, which make up the 16-bit input capture register, are used to latch the value of the free-running counter after the corresponding input capture edge detector senses a defined transition. The polarity of the active edge is programmable. The level transition which triggers the counter transfer is defined by the corresponding input edge bits (ELSxB and ELSxA in TASC0 through TASC3 control registers with x referring to the active channel number). When an active edge occurs on the pin of an input capture channel, the TIMA latches the contents of the TIMA counter into the TIMA channel registers, TACHxH–TACHxL. Input captures can generate TIMA CPU interrupt requests. Software can determine that an input capture event has occurred by enabling input capture interrupts or by polling the status flag bit. General Release Specification Timer Interface (TIMA) Functional Description The result obtained by an input capture will be two more than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. The free-running counter contents are transferred to the TIMA channel status and control register (TACHxH–TACHxL, see 11.9.5 TIMA Channel Registers) on each proper signal transition regardless of whether the TIMA channel flag (CH0F–CH3F in TASC0–TASC3 registers) is set or clear. When the status flag is set, a CPU interrupt is generated if enabled. The value of the count latched or "captured" is the time of the event. Because this value is stored in the input capture register 2 bus cycles after the actual event occurs, user software can respond to this event at a later time and determine the actual time of the event. However, this must be done prior to another input capture on the same pin; otherwise, the previous time value will be lost. By recording the times for successive edges on an incoming signal, software can determine the period and/or pulse width of the signal. To measure a period, two successive edges of the same polarity are captured. To measure a pulse width, two alternate polarity edges are captured. Software should track the overflows at the 16-bit module counter to extend its range. Another use for the input capture function is to establish a time reference. In this case, an input capture function is used in conjunction with an output compare function. For example, to activate an output signal a specified number of clock cycles after detecting an input event (edge), use the input capture function to record the time at which the edge occurred. A number corresponding to the desired delay is added to this captured value and stored to an output compare register (see 11.9.5 TIMA Channel Registers). Because both input captures and output compares are referenced to the same 16-bit modulo counter, the delay can be controlled to the resolution of the counter independent of software latencies. Reset does not affect the contents of the input capture channel registers. MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMA) ### 11.4.3 Output Compare With the output compare function, the TIMA can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIMA can set, clear, or toggle the channel pin. Output compares can generate TIMA CPU interrupt requests. ### 11.4.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **11.4.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIMA channel registers. An unsynchronized write to the TIMA channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIMA overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIMA may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable channel x TIMA overflow interrupts and write the new value in the TIMA overflow interrupt routine. The TIMA overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. General Release Specification Timer Interface (TIMA) Functional Description ### 11.4.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the PTE4/TCH0A pin. The TIMA channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIMA channel 0 status and control register (TASC0) links channel 0 and channel 1. The output compare value in the TIMA channel 0 registers initially controls the output on the PTE4/TCH0A pin. Writing to the TIMA channel 1 registers enables the TIMA channel 1 registers to synchronously control the output after the TIMA overflows. At each subsequent overflow, the TIMA channel registers (0 or 1) that control the output are the ones written to last. TASC0 controls and monitors the buffered output compare function, and TIMA channel 1 status and control register (TASC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE5/TCH1A, is available as a general-purpose I/O pin. Channels 2 and 3 can be linked to form a buffered output compare channel whose output appears on the PTE6/TCH2A pin. The TIMA channel registers of the linked pair alternately control the output. Setting the MS2B bit in TIMA channel 2 status and control register (TASC2) links channel 2 and channel 3. The output compare value in the TIMA channel 2 registers initially controls the output on the PTE6/TCH2A pin. Writing to the TIMA channel 3 registers enables the TIMA channel 3 registers to synchronously control the output after the TIMA overflows. At each subsequent overflow, the TIMA channel registers (2 or 3) that control the output are the ones written to last. TASC2 controls and monitors the buffered output compare function, and TIMA channel 3 status and control register (TASC3) is unused. While the MS2B bit is set, the channel 3 pin, PTE7/TCH3A, is available as a general-purpose I/O pin. **NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares. MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMA) ### 11.4.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIMA can generate a PWM signal. The value in the TIMA counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIMA counter modulo registers. The time between overflows is the period of the PWM signal. As **Figure 11-2** shows, the output compare value in the TIMA channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIMA to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIMA to set the pin if the state of the PWM pulse is logic 0. Figure 11-2. PWM Period and Pulse Width The value in the TIMA counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIMA counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000 (see 11.9.1 TIMA Status and Control Register). The value in the TIMA channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIMA channel registers produces a duty cycle of 128/256 or 50%. General Release Specification Timer Interface (TIMA) Functional Description ### 11.4.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 11.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the value currently in the TIMA channel registers. An unsynchronized write to the TIMA channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIMA overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIMA may pass the new value before it is written to the TIMA channel registers. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIMA overflow interrupts and write the new value in the TIMA overflow interrupt routine. The TIMA overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMA) ## 11.4.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the PTE4/TCH0A pin. The TIMA channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIMA channel 0 status and control register (TASC0) links channel 0 and channel 1. The TIMA channel 0 registers initially control the pulse width on the PTE4/TCH0A pin. Writing to the TIMA channel 1 registers enables the TIMA channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIMA channel registers (0 or 1) that control the pulse width are the ones written to last. TASC0 controls and monitors the buffered PWM function, and TIMA channel 1 status and control register (TASC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE5/TCH1A, is available as a general-purpose I/O pin. Channels 2 and 3 can be linked to form a buffered PWM channel whose output appears on the PTE6/TCH2A pin. The TIMA channel registers of the linked pair alternately control the pulse width of the output. Setting the MS2B bit in TIMA channel 2 status and control register (TASC2) links channel 2 and channel 3. The TIMA channel 2 registers initially control the pulse width on the PTE6/TCH2A pin. Writing to the TIMA channel 3 registers enables the TIMA channel 3 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIMA channel registers (2 or 3) that control the pulse width are the ones written to last. TASC2 controls and monitors the buffered PWM function, and TIMA channel 3 status and control register (TASC3) is unused. While the MS2B bit is set, the channel 3 pin, PTE7/TCH3A, is available as a general-purpose I/O pin. **NOTE:** In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals. General Release Specification Timer Interface (TIMA) Functional Description #### 11.4.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIMA status and control register (TASC): - Stop the TIMA counter by setting the TIMA stop bit, TSTOP. - Reset the TIMA counter by setting the TIMA reset bit, TRST. - 2. In the TIMA counter modulo registers (TAMODH–TAMODL), write the value for the required PWM period. - 3. In the TIMA channel x registers (TACHxH–TACHxL), write the value for the required pulse width. - 4. In TIMA channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB–MSxA. (See Table 11-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB–ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 11-3.) #### **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIMA status control register (TASC), clear the TIMA stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIMA channel 0 registers (TACH0H–TACH0L) initially control the buffered PWM output. TIMA status control register 0 (TASC0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. MC68HC908MR24 - Rev. 1.0 # Timer Interface (TIMA) Setting MS2B links channels 2 and 3 and configures them for buffered PWM operation. The TIMA channel 2 registers (TACH2H–TACH2L) initially control the PWM output. TIMA status control register 2 (TASC2) controls and monitors the PWM signal from the linked channels. MS2B takes priority over MS2A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIMA overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. (See 11.9.4 TIMA Channel Status and Control Registers.) # 11.5 Interrupts The following TIMA sources can generate interrupt requests: - TIMA overflow flag (TOF) The TOF bit is set when the TIMA counter value rolls over to \$0000 after matching the value in the TIMA counter modulo registers. The TIMA overflow interrupt enable bit, TOIE, enables TIMA overflow CPU interrupt requests. TOF and TOIE are in the TIMA status and control register. - TIMA channel flags (CH3F–CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIMA CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Timer Interface (TIMA) Wait Mode #### 11.6 Wait Mode The WAIT instruction puts the MCU in low-power consumption standby mode. The TIMA remains active after the execution of a WAIT instruction. In wait mode, the TIMA registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIMA can bring the MCU out of wait mode. If TIMA functions are not required during wait mode, reduce power consumption by stopping the TIMA before executing the WAIT instruction. # 11.7 TIMA During Break Interrupts A break interrupt stops the TIMA counter and inhibits input captures. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 7.7.4 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. MC68HC908MR24 — Rev. 1.0 # Timer Interface (TIMA) # 11.8 I/O Signals Port E shares five of its pins with the TIMA. PTE3/TCLKA is an external clock input to the TIMA prescaler. The four TIMA channel I/O pins are PTE4/TCH0A, PTE5/TCH1A, PTE6/TCH2A, and PTE7/TCH3A. ### 11.8.1 TIMA Clock Pin (PTE3/TCLKA) PTE3/TCLKA is an external clock input that can be the clock source for the TIMA counter instead of the prescaled internal bus clock. Select the PTE3/TCLKA input by writing logic 1s to the three prescaler select bits, PS[2:0]. (See 11.9.1 TIMA Status and Control Register.) The minimum TCLK pulse width, TCLK<sub>LMIN</sub> or TCLK<sub>HMIN</sub>, is: $$\frac{1}{\text{bus frequency}} + t_{SU}$$ The maximum TCLK frequency is the least: 4 MHz or bus frequency ÷ 2. PTE3/TCLKA is available as a general-purpose I/O pin or ADC channel when not used as the TIMA clock input. When the PTE3/TCLKA pin is the TIMA clock input, it is an input regardless of the state of the DDRE3 bit in data direction register E. Timer Interface (TIMA) I/O Registers ### 11.8.2 TIMA Channel I/O Pins (PTE4/TCH0A-PTE7/TCH3A) Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTE2/TCH0 and PTE4/TCH2 can be configured as buffered output compare or buffered PWM pins. # 11.9 I/O Registers These I/O registers control and monitor TIMA operation: - TIMA status and control register (TASC) - TIMA control registers (TACNTH-TACNTL) - TIMA counter modulo registers (TAMODH–TAMODL) - TIMA channel status and control registers (TASC0, TASC1, TASC2, and TASC3) - TIMA channel registers (TACH0H-TACH0L, TACH1H-TACH1L, TACH2H-TACH2L, and TACH3H-TACH3L) #### 11.9.1 TIMA Status and Control Register The TIMA status and control register: - Enables TIMA overflow interrupts - Flags TIMA overflows - Stops the TIMA counter - Resets the TIMA counter - Prescales the TIMA counter clock ### Timer Interface (TIMA) | Address: | \$000E | | | | | | | | |----------|--------|-----------|-------|------|---|-------|------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | TOF | TOIE | TSTOP | 0 | 0 | PS2 | PS1 | PS0 | | Write: | 0 | TOIL | 13109 | TRST | R | 1 732 | F 51 | F 30 | | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 11-3. TIMA Status and Control Register (TASC) #### TOF — TIMA Overflow Flag Bit This read/write flag is set when the TIMA counter resets to \$0000 after reaching the modulo value programmed in the TIMA counter modulo registers. Clear TOF by reading the TIMA status and control register when TOF is set and then writing a logic 0 to TOF. If another TIMA overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIMA counter has reached modulo value - 0 = TIMA counter has not reached modulo value #### TOIE — TIMA Overflow Interrupt Enable Bit This read/write bit enables TIMA overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIMA overflow interrupts enabled - 0 = TIMA overflow interrupts disabled #### TSTOP — TIMA Stop Bit This read/write bit stops the TIMA counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIMA counter until software clears the TSTOP bit. - 1 = TIMA counter stopped - 0 = TIMA counter active #### NOTE: Do not set the TSTOP bit before entering wait mode if the TIMA is required to exit wait mode. Also when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared. General Release Specification Timer Interface (TIMA) I/O Registers TRST — TIMA Reset Bit Setting this write-only bit resets the TIMA counter and the TIMA prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIMA counter is reset and always reads as logic 0. Reset clears the TRST bit. - 1 = Prescaler and TIMA counter cleared - 0 = No effect **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIMA counter at a value of \$0000. PS[2:0] — Prescaler Select Bits These read/write bits select either the PTD6/ATD14/TCLK pin or one of the seven prescaler outputs as the input to the TIMA counter as **Table 11-2** shows. Reset clears the PS[2:0] bits. **Table 11-2. Prescaler Selection** | PS[2:0] | TIMA Clock Source | | | | | | | |---------|----------------------------|--|--|--|--|--|--| | 000 | Internal Bus Clock ÷1 | | | | | | | | 001 | 001 Internal Bus Clock ÷ 2 | | | | | | | | 010 | 010 Internal Bus Clock ÷ 4 | | | | | | | | 011 | 011 Internal Bus Clock ÷ 8 | | | | | | | | 100 | Internal Bus Clock ÷ 16 | | | | | | | | 101 | Internal Bus Clock ÷ 32 | | | | | | | | 110 | Internal Bus Clock ÷ 64 | | | | | | | | 111 | PTD6/ATD14/TCLK | | | | | | | MC68HC908MR24 - Rev. 1.0 # Timer Interface (TIMA) ### 11.9.2 TIMA Counter Registers The two read-only TIMA counter registers contain the high and low bytes of the value in the TIMA counter. Reading the high byte (TACNTH) latches the contents of the low byte (TACNTL) into a buffer. Subsequent reads of TACNTH do not affect the latched TACNTL value until TACNTL is read. Reset clears the TIMA counter registers. Setting the TIMA reset bit (TRST) also clears the TIMA counter registers. **NOTE:** If TACNTH is read during a break interrupt, be sure to unlatch TACNTL by reading TACNTL before exiting the break interrupt. Otherwise, TACNTL retains the value latched during the break. | Regist | Register Name and Address: IACNTH — \$000F | | | | | | | | | |--------|--------------------------------------------|------------|--------|----------|----------|--------|-----------|-------|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | Read: | BIT 15 | BIT 14 | BIT 13 | BIT 12 | BIT 11 | BIT 10 | BIT 9 | BIT 8 | | | Write: | R | R | R | R | R | R | R | R | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | Regis | Register Name and Address: TACNTL — \$0010 | | | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | Read: | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | Write: | R | R | R | R | R | R | R | R | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R | = Reserved | | | | | | | | | | 4 4 4 | | | D! - 4 - | - /T A C | NITII | 1 7 4 0 1 | · | | Figure 11-4. TIMA Counter Registers (TACNTH and TACNTL) Timer Interface (TIMA) I/O Registers ### 11.9.3 TIMA Counter Modulo Registers The read/write TIMA modulo registers contain the modulo value for the TIMA counter. When the TIMA counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIMA counter resumes counting from \$0000 at the next clock. Writing to the high byte (TAMODH) inhibits the TOF bit and overflow interrupts until the low byte (TAMODL) is written. Reset sets the TIMA counter modulo registers. Figure 11-5. TIMA Counter Modulo Registers (TAMODH and TAMODL) **NOTE:** Reset the TIMA counter before writing to the TIMA counter modulo registers. # Timer Interface (TIMA) # 11.9.4 TIMA Channel Status and Control Registers Each of the TIMA channel status and control registers: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIMA overflow - Selects 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Register Name and Address: TASC0 — \$0013 Bit 7 5 2 1 Bit 0 6 3 Read: CH0F ELS0A CH0IE MS0B MS0A ELS0B TOV0 **CHOMAX** 0 Write: Reset: 0 0 0 0 0 0 0 0 Register Name and Address: TASC1 — \$0016 | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-----------|---|------|-------|-------|------|--------| | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | Write: | 0 | CITTIL | R | | | | L | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 11-6. TIMA Channel Status and Control Registers (TASC0-TASC3) General Release Specification Timer Interface (TIMA) I/O Registers Register Name and Address: TASC2 — \$0019 | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-------|--------|--------|-------|-------|------|--------| | Read: | CH2F | CH2IE | MS2B | MS2A | ELS2B | ELS2A | TOV2 | CH2MAX | | Write: | 0 | CHZIL | IVIOZD | IVISZA | LLJZD | LLJZA | 1002 | CHZWAX | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register Name and Address: TASC3 — \$001C | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|--------|---|--------|-------|-------|------|--------| | Read: | CH3F | CH3IE | 0 | MS3A | ELS3B | ELS3A | TOV3 | СНЗМАХ | | Write: | 0 | CHISIL | R | IVISSA | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R = Reserved Figure 11-6. TIMA Channel Status and Control Registers (TASC0-TASC3) (Continued) # Timer Interface (TIMA) ### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIMA counter registers matches the value in the TIMA channel x registers. When CHxIE = 0, clear CHxF by reading TIMA channel x status and control register with CHxF set, and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x ### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIMA CPU interrupts on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIMA channel 0 and TIMA channel 2 status and control registers. Setting MS0B disables the channel 1 status and control register and reverts TCH1A pin to general-purpose I/O. Setting MS2B disables the channel 3 status and control register and reverts TCH3A pin to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled Timer Interface (TIMA) I/O Registers MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. (See **Table 11-3**.) - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHxA pin once PWM, input capture, or output compare operation is enabled. (See **Table 11-3**.). Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIMA status and control register (TASC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to port E, and pin PTEx/TCHxA is available as a general-purpose I/O pin. However, channel x is at a state determined by these bits and becomes transparent to the respective pin when PWM, input capture, or output compare mode is enabled. **Table 11-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. # Timer Interface (TIMA) Table 11-3. Mode, Edge, and Level Selection | MSxB:MSxA | ELSxB:ELSxA | Mode | Configuration | | | | |-----------|-------------|--------------------|------------------------------------------------------------------|--|--|--| | Х0 | 00 | Output | Pin under Port Control;<br>Initialize Timer<br>Output Level High | | | | | X1 | 00 | Preset | Pin under Port Control;<br>Initialize Timer<br>Output Level Low | | | | | 00 | 01 | | Capture on Rising Edge Only | | | | | 00 | 10 | Input<br>Capture | Capture on Falling Edge Only | | | | | 00 | 11 | ' | Capture on Rising or Falling Edge | | | | | 01 | 01 | Output | Toggle Output on Compare | | | | | 01 | 10 | Compare | Clear Output on Compare | | | | | 01 | 11 | or PWM | Set Output on Compare | | | | | 1X | 01 | Buffered | Toggle Output on Compare | | | | | 1X | 10 | Output<br>Compare | Clear Output on Compare | | | | | 1X | 11 | or Buffered<br>PWM | Set Output on Compare | | | | **NOTE:** Before enabling a TIMA channel register for input capture operation, make sure that the PTEx/TACHx pin is stable for at least two bus clocks. TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIMA counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIMA counter overflow. - 0 = Channel x pin does not toggle on TIMA counter overflow. **NOTE:** When TOVx is set, a TIMA counter overflow takes precedence over a channel x output compare if both occur at the same time. Timer Interface (TIMA) I/O Registers #### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 0, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 11-7** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. Also, TOVx bit takes effect in the cycle in which it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 11-7. CHxMAX Latency ### 11.9.5 TIMA Channel Registers These read/write registers contain the captured TIMA counter value of the input capture function or the output compare value of the output compare function. The state of the TIMA channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIMA channel x registers (TACHxH) inhibits input captures until the low byte (TACHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIMA channel x registers (TACHxH) inhibits output compares until the low byte (TACHxL) is written. MC68HC908MR24 — Rev. 1.0 # Timer Interface (TIMA) | Regist | ter Name an | d Address: | ТАСНОН — | - \$0014 | | | | | | | |--------------------------------------------|-------------------------------|-------------|----------|-------------|--------------|--------|-------|-------|--|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Reset: | | | <u> </u> | ndeterminat | e after Rese | t | | | | | | Register Name and Address: | | | | | | | | | | | | . 1 | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Reset: | et: Indeterminate after Reset | | | | | | | | | | | Register Name and Address: TACH1H — \$0017 | | | | | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Reset: | | | ļ | ndeterminat | e after Rese | t | | | | | | Regist | er Name an | nd Address: | TACH1L — | \$0018 | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Reset: | | | ļ | ndeterminat | e after Rese | t | | | | | | Register Name and Address: TACH2H — \$001A | | | | | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | Reset: | Indeterminate after Reset | | | | | | | | | | Figure 11-8. TIMA Channel Registers (TACH0H/L-TACH3H/L) (Sheet 1 of 2) General Release Specification Timer Interface (TIMA) I/O Registers | Regist | Register Name and Address: TACH2L — \$001B | | | | | | | | |-----------------|--------------------------------------------|--------|--------|-------------|--------------|--------|-------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | | | lı | ndeterminat | e after Rese | t | | | | Regist | Register Name and Address: TACH3H — \$001D | | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: | | | lı | ndeterminat | e after Rese | t | | | | Regist | Register Name and Address: TACH3L — \$001E | | | | | | | | | , | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | Indeterminate after Reset | | | | | | | | Figure 11-8. TIMA Channel Registers (TACH0H/L-TACH3H/L) (Sheet 2 of 2) Timer Interface (TIMA) # General Release Specification — MC68HC908MR24 # Section 12. Timer Interface (TIMB) # 12.1 Contents | 12.1 Contents | 235 | |--------------------------------------------------|-----| | 12.2 Introduction | 236 | | 12.3 Features | 236 | | 12.4 Functional Description | 239 | | 12.4.1 TIMB Counter Prescaler | 239 | | 12.4.2 Input Capture | 239 | | 12.4.3 Output Compare | 241 | | 12.4.3.1 Unbuffered Output Compare | 241 | | 12.4.3.2 Buffered Output Compare | 242 | | 12.4.4 Pulse Width Modulation (PWM) | 242 | | 12.4.4.1 Unbuffered PWM Signal Generation | 243 | | 12.4.4.2 Buffered PWM Signal Generation | | | 12.4.4.3 PWM Initialization | 245 | | 12.5 Interrupts | 246 | | 12.6 Wait Mode | 247 | | 12.7 TIMB During Break Interrupts | 247 | | 12.8 I/O Signals | 248 | | 12.8.1 TIMB Clock Pin (PTE0/TCLKB) | 248 | | 12.8.2 TIMB Channel I/O Pins | | | (PTE1/TCH0B-PTE2/TCH1B) | 248 | | 12.9 I/O Registers | 249 | | 12.9.1 TIMB Status and Control Register | | | 12.9.2 TIMB Counter Registers | | | 12.9.3 TIMB Counter Modulo Registers | | | 12.9.4 TIMB Channel Status and Control Registers | | | 12.9.5 TIMB Channel Registers | | | 3 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - | | MC68HC908MR24 - Rev. 1.0 # Timer Interface (TIMB) ### 12.2 Introduction This section describes the timer interface module (TIMB). The TIMB is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse width modulation functions. **Figure 12-1** is a block diagram of the TIMB. ### 12.3 Features #### Features of the TIMB include: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse width modulation (PWM) signal generation - Programmable TIMB clock input - Seven-frequency internal bus clock prescaler selection - External TIMB clock input (4-MHz maximum frequency) - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIMB counter stop and reset bits Timer Interface (TIMB) Features Figure 12-1. TIMB Block Diagram # Timer Interface (TIMB) Table 12-1. TIMB I/O Register Summary | | Table | C 12- | 1. IIIVII | | gistei | Julilli | ai y | | | | |-----------|----------------------------------------|-----------------|-----------|-----------|--------|-------------|--------------|--------|-------|--------| | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Read: | TOF | TOIE | TSTOP | 0 | 0 | PS2 | PS1 | PS0 | | \$0051 | TIMB Status/Control Register (TBSC) | Write: | 0 | TOIL | 13108 | TRST | R | P32 | P31 | P30 | | | | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$0052 | TIMB Counter Register High<br>(TBCNTH) | Write: | R | R | R | R | R | R | R | R | | (IDCNIII) | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read; | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | \$0053 | TIMB Counter Register Low (TBCNTL) | Write: | R | R | R | R | R | R | R | R | | | (1501112)<br>F | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0054 | High | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (TBMODH) <sub>F</sub> | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0055 | Low ' | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | (TBMODL) <sub>F</sub> | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0056 | Third Charmer o Status/Control | Read: Write: | CH0F<br>0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | (TBSC0) <sub>F</sub> | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0057 | TIMD Channel A Dogister High | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (TBOHOT)<br>F | Reset: | | | Ir | ndeterminat | e after rese | et | | | | \$0058 | TIMB Channel O Pegister Low | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Reset: | | | Ir | ndeterminat | e after rese | et | | | | \$0059 | Register 1 | Read:<br>Write: | CH1F<br>0 | CH1IE | 0<br>R | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | (TBSC1) <sub>F</sub> | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$005A | TIMP Channel 1 Degister Ligh | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | (123.711)<br>F | Reset: | | | lr | ndeterminat | e after rese | et | | | | \$005B | TIMB Channel 1 Register Low (TBCH1L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | · ´ F | Reset: | | 1 | | ndeterminat | e after rese | et | | | | | | | R | = Reserve | d | | | | | | General Release Specification Timer Interface (TIMB) Functional Description # 12.4 Functional Description Figure 12-1 shows the TIMB structure. The central component of the TIMB is the 16-bit TIMB counter that can operate as a free-running counter or a modulo up-counter. The TIMB counter provides the timing reference for the input capture and output compare functions. The TIMB counter modulo registers, TBMODH—TBMODL, control the modulo value of the TIMB counter. Software can read the TIMB counter value at any time without affecting the counting sequence. The two TIMB channels are programmable independently as input capture or output compare channels. #### 12.4.1 TIMB Counter Prescaler The TIMB clock source can be one of the seven prescaler outputs or the TIMB clock pin, PTE0/TCLKB. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIMB status and control register select the TIMB clock source. ### 12.4.2 Input Capture An input capture function has three basic parts: edge select logic, an input capture latch, and a 16-bit counter. Two 8-bit registers, which make up the 16-bit input capture register, are used to latch the value of the free-running counter after the corresponding input capture edge detector senses a defined transition. The polarity of the active edge is programmable. The level transition which triggers the counter transfer is defined by the corresponding input edge bits (ELSxB and ELSxA in TBSC0 through TBSC1 control registers with x referring to the active channel number). When an active edge occurs on the pin of an input capture channel, the TIMB latches the contents of the TIMB counter into the TIMB channel registers, TCHxH–TCHxL. Input captures can generate TIMB CPU interrupt requests. Software can determine that an input capture event has occurred by enabling input capture interrupts or by polling the status flag bit. MC68HC908MR24 - Rev. 1.0 ### Timer Interface (TIMB) The result obtained by an input capture will be two more than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. The free-running counter contents are transferred to the TIMB channel status and control register (TBCHxH–TBCHxL, see 12.9.5 TIMB Channel Registers) on each proper signal transition regardless of whether the TIMB channel flag (CH0F–CH1F in TBSC0–TBSC1 registers) is set or clear. When the status flag is set, a CPU interrupt is generated if enabled. The value of the count latched or "captured" is the time of the event. Because this value is stored in the input capture register 2 bus cycles after the actual event occurs, user software can respond to this event at a later time and determine the actual time of the event. However, this must be done prior to another input capture on the same pin; otherwise, the previous time value will be lost. By recording the times for successive edges on an incoming signal, software can determine the period and/or pulse width of the signal. To measure a period, two successive edges of the same polarity are captured. To measure a pulse width, two alternate polarity edges are captured. Software should track the overflows at the 16-bit module counter to extend its range. Another use for the input capture function is to establish a time reference. In this case, an input capture function is used in conjunction with an output compare function. For example, to activate an output signal a specified number of clock cycles after detecting an input event (edge), use the input capture function to record the time at which the edge occurred. A number corresponding to the desired delay is added to this captured value and stored to an output compare register (see 12.9.5 TIMB Channel Registers). Because both input captures and output compares are referenced to the same 16-bit modulo counter, the delay can be controlled to the resolution of the counter independent of software latencies. Reset does not affect the contents of the input capture channel register (TBCHxH–TBCHxL). General Release Specification Timer Interface (TIMB) Functional Description ### 12.4.3 Output Compare With the output compare function, the TIMB can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIMB can set, clear, or toggle the channel pin. Output compares can generate TIMB CPU interrupt requests. ### 12.4.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **12.4.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIMB channel registers. An unsynchronized write to the TIMB channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIMB overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIMB may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable channel x TIMB overflow interrupts and write the new value in the TIMB overflow interrupt routine. The TIMB overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. MC68HC908MR24 - Rev. 1.0 ### Timer Interface (TIMB) ### 12.4.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the PTE1/TCH0B pin. The TIMB channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIMB channel 0 status and control register (TBSC0) links channel 0 and channel 1. The output compare value in the TIMB channel 0 registers initially controls the output on the PTE1/TCH0B pin. Writing to the TIMB channel 1 registers enables the TIMB channel 1 registers to synchronously control the output after the TIMB overflows. At each subsequent overflow, the TIMB channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIMB channel 1 status and control register (TBSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE2/TCH1B, is available as a general-purpose I/O pin. **NOTE:** Channels 2 and 3 and channels 4 and 5 can be linked to operate as specified above. In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares. #### 12.4.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIMB can generate a PWM signal. The value in the TIMB counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIMB counter modulo registers. The time between overflows is the period of the PWM signal. As **Figure 12-2** shows, the output compare value in the TIMB channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIMB to clear the channel pin on output compare if the state of the PWM General Release Specification Timer Interface (TIMB) Functional Description pulse is logic 1. Program the TIMB to set the pin if the state of the PWM pulse is logic 0. Figure 12-2. PWM Period and Pulse Width The value in the TIMB counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIMB counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000 (see 12.9.1 TIMB Status and Control Register). The value in the TIMB channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIMB channel registers produces a duty cycle of 128/256 or 50%. #### 12.4.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 12.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the value currently in the TIMB channel registers. An unsynchronized write to the TIMB channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIMB overflow interrupt MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMB) routine to write a new, smaller pulse width value may cause the compare to be missed. The TIMB may pass the new value before it is written to the TIMB channel registers. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIMB overflow interrupts and write the new value in the TIMB overflow interrupt routine. The TIMB overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. # 12.4.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the PTE1/TCH0B pin. The TIMB channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIMB channel 0 status and control register (TBSC0) links channel 0 and channel 1. The TIMB channel 0 registers initially control the pulse width on the PTE1/TCH0B pin. Writing to the TIMB channel 1 registers enables the TIMB channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIMB channel registers (0 or 1) that control the pulse width are the ones written to last. TBSC0 General Release Specification Timer Interface (TIMB) Functional Description controls and monitors the buffered PWM function, and TIMB channel 1 status and control register (TBSC1) is unused. While the MS0B bit is set, the channel 1 pin, PTE2/TCH1B, is available as a general-purpose I/O pin. **NOTE:** In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 12.4.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIMB status and control register (TBSC): - a. Stop the TIMB counter by setting the TIMB stop bit, TSTOP. - Reset the TIMB counter by setting the TIMB reset bit, TRST. - 2. In the TIMB counter modulo registers (TBMODH–TBMODL), write the value for the required PWM period. - 3. In the TIMB channel x registers (TBCHxH–TBCHxL), write the value for the required pulse width. - 4. In TIMB channel x status and control register (TBSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB–MSxA. (See Table 12-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB–ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 12-3.) NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to selfcorrect in the event of software error or noise. Toggling on output MC68HC908MR24 - Rev. 1.0 ### Timer Interface (TIMB) compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIMB status control register (TBSC), clear the TIMB stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIMB channel 0 registers (TBCH0H–TBCH0L) initially control the buffered PWM output. TIMB status control register 0 (TBSC0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIMB overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. (See **12.9.4 TIMB Channel Status and Control Registers**.) # 12.5 Interrupts The following TIMB sources can generate interrupt requests: - TIMB overflow flag (TOF) The TOF bit is set when the TIMB counter value rolls over to \$0000 after matching the value in the TIMB counter modulo registers. The TIMB overflow interrupt enable bit, TOIE, enables TIMB overflow CPU interrupt requests. TOF and TOIE are in the TIMB status and control register. - TIMB channel flags (CH1F-CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIMB CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Timer Interface (TIMB) Wait Mode #### 12.6 Wait Mode The WAIT instruction puts the MCU in low-power standby mode. The TIMB remains active after the execution of a WAIT instruction. In wait mode, the TIMB registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIMB can bring the MCU out of wait mode. If TIMB functions are not required during wait mode, reduce power consumption by stopping the TIMB before executing the WAIT instruction. # 12.7 TIMB During Break Interrupts A break interrupt stops the TIMB counter and inhibits input captures. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 7.7.4 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMB) # 12.8 I/O Signals Port E shares three of its pins with the TIMB. PTE0/TCLKB is an external clock input to the TIMB prescaler. The two TIMB channel I/O pins are PTE1/TCH0B and PTE2/TCH1B. ### 12.8.1 TIMB Clock Pin (PTE0/TCLKB) PTE0/TCLKB is an external clock input that can be the clock source for the TIMB counter instead of the prescaled internal bus clock. Select the PTE0/TCLKB input by writing logic 1s to the three prescaler select bits, PS[2:0]. (See 12.9.1 TIMB Status and Control Register.) The minimum TCLK pulse width, TCLK<sub>LMIN</sub> or TCLK<sub>HMIN</sub>, is: $$\frac{1}{\text{bus frequency}} + t_{SU}$$ The maximum TCLK frequency is the least: 4 MHz or bus frequency ÷ 2. PTE0/TCLKB is available as a general-purpose I/O pin or ADC channel when not used as the TIMB clock input. When the PTE0/TCLKB pin is the TIMB clock input, it is an input regardless of the state of the DDRE0 bit in data direction register E. ### 12.8.2 TIMB Channel I/O Pins (PTE1/TCH0B-PTE2/TCH1B) Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTE1/TCH0B and PTE2/TCH1B can be configured as buffered output compare or buffered PWM pins. Semiconductor, Inc # Freescale Semiconductor, Inc. Timer Interface (TIMB) I/O Registers # 12.9 I/O Registers These I/O registers control and monitor TIMB operation: - TIMB status and control register (TBSC) - TIMB control registers (TBCNTH-TBCNTL) - TIMB counter modulo registers (TBMODH–TBMODL) - TIMB channel status and control registers (TBSC0 and TBSC1) - TIMB channel registers (TBCH0H–TBCH0L, TBCH1H–TBCH1L) # 12.9.1 TIMB Status and Control Register The TIMB status and control register: - Enables TIMB overflow interrupts - Flags TIMB overflows - Stops the TIMB counter - Resets the TIMB counter - Prescales the TIMB counter clock MC68HC908MR24 — Rev. 1.0 ### Timer Interface (TIMB) Figure 12-3. TIMB Status and Control Register (TBSC) ### TOF — TIMB Overflow Flag Bit This read/write flag is set when the TIMB counter resets to \$0000 after reaching the modulo value programmed in the TIMB counter modulo registers. Clear TOF by reading the TIMB status and control register when TOF is set and then writing a logic 0 to TOF. If another TIMB overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIMB counter has reached modulo value - 0 = TIMB counter has not reached modulo value ### TOIE — TIMB Overflow Interrupt Enable Bit This read/write bit enables TIMB overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIMB overflow interrupts enabled - 0 = TIMB overflow interrupts disabled #### TSTOP — TIMB Stop Bit This read/write bit stops the TIMB counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIMB counter until software clears the TSTOP bit. - 1 = TIMB counter stopped - 0 = TIMB counter active #### **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIMB is required to exit wait mode. Also, when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until TSTOP is cleared. General Release Specification Timer Interface (TIMB) I/O Registers TRST — TIMB Reset Bit Setting this write-only bit resets the TIMB counter and the TIMB prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIMB counter is reset and always reads as logic 0. Reset clears the TRST bit. - 1 = Prescaler and TIMB counter cleared - 0 = No effect **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIMB counter at a value of \$0000. PS[2:0] — Prescaler Select Bits These read/write bits select either the PTE0/TCLKB pin or one of the seven prescaler outputs as the input to the TIMB counter as **Table 12-2** shows. Reset clears the PS[2:0] bits. **Table 12-2. Prescaler Selection** | PS[2:0] | TIMB Clock Source | | | | | | | |---------|----------------------------|--|--|--|--|--|--| | 000 | Internal Bus Clock ÷1 | | | | | | | | 001 | Internal Bus Clock ÷ 2 | | | | | | | | 010 | 010 Internal Bus Clock ÷ 4 | | | | | | | | 011 | 011 Internal Bus Clock ÷ 8 | | | | | | | | 100 | Internal Bus Clock ÷ 16 | | | | | | | | 101 | Internal Bus Clock ÷ 32 | | | | | | | | 110 | Internal Bus Clock ÷ 64 | | | | | | | | 111 | PTD6/ATD14/TCLK | | | | | | | MC68HC908MR24 - Rev. 1.0 ### Timer Interface (TIMB) ### 12.9.2 TIMB Counter Registers The two read-only TIMB counter registers contain the high and low bytes of the value in the TIMB counter. Reading the high byte (TBCNTH) latches the contents of the low byte (TBCNTL) into a buffer. Subsequent reads of TBCNTH do not affect the latched TBCNTL value until TBCNTL is read. Reset clears the TIMB counter registers. Setting the TIMB reset bit (TRST) also clears the TIMB counter registers. **NOTE:** If TBCNTH is read during a break interrupt, be sure to unlatch TBCNTL by reading TBCNTL before exiting the break interrupt. Otherwise, TBCNTL retains the value latched during the break. Figure 12-4. TIMB Counter Registers (TBCNTH and TBCNTL) Timer Interface (TIMB) I/O Registers #### 12.9.3 TIMB Counter Modulo Registers The read/write TIMB modulo registers contain the modulo value for the TIMB counter. When the TIMB counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIMB counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIMB counter modulo registers. Figure 12-5. TIMB Counter Modulo Registers (TMODH and TMODL) **NOTE:** Reset the TIMB counter before writing to the TIMB counter modulo registers. #### Timer Interface (TIMB) #### 12.9.4 TIMB Channel Status and Control Registers Each of the TIMB channel status and control registers: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIMB overflow - Selects 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Register Name and Address: TBSC0 — \$0056 Bit 7 5 2 1 Bit 0 6 3 Read: CH0F ELS0A ELS0B CH0IE MS0B MS0A TOV0 **CHOMAX** 0 Write: Reset: 0 0 0 0 0 0 0 0 Register Name and Address: TBSC1 — \$0059 | | Bit / | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-----------|---|--------|-------|-------|------|---------| | Read: | CH1F | CH1IE | 0 | - MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | Write: | 0 | CITIL | R | WISTA | LLSID | LLSIA | 1001 | CITIWAX | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 12-6. TIMB Channel Status and Control Registers (TBSC0-TBSC1) Timer Interface (TIMB) I/O Registers #### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIMB counter registers matches the value in the TIMB channel x registers. When CHxIE = 0, clear CHxF by reading TIMB channel x status and control register with CHxF set, and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x #### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIMB CPU interrupts on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIMB channel 0. Setting MS0B disables the channel 1 status and control register and reverts TCH1B to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### Timer Interface (TIMB) MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. (See **Table 12-3**.) - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin once PWM, input capture, or output compare operation is enabled. (See **Table 12-3**.). Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIMB status and control register (TBSC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to port E, and pin PTEx/TCHxB is available as a general-purpose I/O pin. However, channel x is at a state determined by these bits and becomes transparent to the respective pin when PWM, input capture, or output compare mode is enabled. **Table 12-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. Timer Interface (TIMB) I/O Registers Table 12-3. Mode, Edge, and Level Selection | MSxB:MSxA | ELSxB:ELSxA | Mode | Configuration | | | |-----------|-------------|--------------------|------------------------------------------------------------------|--|--| | Х0 | 00 | Output | Pin under Port Control;<br>Initialize Timer<br>Output Level High | | | | X1 | 00 | Preset | Pin under Port Control;<br>Initialize Timer<br>Output Level Low | | | | 00 | 01 | | Capture on Rising Edge Only | | | | 00 | 10 | Input<br>Capture | Capture on Falling Edge Only | | | | 00 | 11 | · | Capture on Rising or Falling Edge | | | | 01 | 01 | Output | Toggle Output on Compare | | | | 01 | 10 | Compare | • | | | | 01 | 11 | or PWM | Set Output on Compare | | | | 1X | 01 | Buffered | Toggle Output on Compare | | | | 1X | 10 | Output<br>Compare | Clear Output on Compare | | | | 1X | 11 | or Buffered<br>PWM | Set Output on Compare | | | **NOTE:** Before enabling a TIMB channel register for input capture operation, make sure that the PTEx/TBCHx pin or PTFx/TBCHx pin is stable for at least two bus clocks. TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIMB counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIMB counter overflow. - 0 = Channel x pin does not toggle on TIMB counter overflow. **NOTE:** When TOVx is set, a TIMB counter overflow takes precedence over a channel x output compare if both occur at the same time. MC68HC908MR24 - Rev. 1.0 #### Timer Interface (TIMB) CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 0, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 12-7** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 12-7. CHxMAX Latency #### 12.9.5 TIMB Channel Registers These read/write registers contain the captured TIMB counter value of the input capture function or the output compare value of the output compare function. The state of the TIMB channel registers after reset is unknown. In input capture mode (MSxB-MSxA = 0:0), reading the high byte of the TIMB channel x registers (TBCHxH) inhibits input captures until the low byte (TBCHxL) is read. In output compare mode (MSxB–MSxA $\neq$ 0:0), writing to the high byte of the TIMB channel x registers (TBCHxH) inhibits output compares until the low byte (TBCHxL) is written. Timer Interface (TIMB) I/O Registers | Register Name and Address: TBCH0H — \$0057 | | | | | | | | | |--------------------------------------------|--------------------------------------------|----------------------|-------------|----------------------------------|------------------------|-------------|------------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | Reset: | Indeterminate after Reset | | | | | | | | | Regis | Register Name and Address: TBCH0L — \$0058 | | | | | | | | | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Reset: | eet: Indeterminate after Reset | | | | | | | | | Register Name and Address: TBCH1H — \$005A | | | | | | | | | | Regis | ter Name an | nd Address: | ТВСН1Н – | - \$005A | | | | | | Regis | ter Name an | nd Address: | TBCH1H – | - \$005A<br>4 | 3 | 2 | 1 | Bit 0 | | Regis<br>Read:<br>Write: | | | | | 3<br>Bit 11 | 2<br>Bit 10 | 1<br>Bit 9 | Bit 0 | | Read: | Bit 7 | 6 | 5<br>Bit 13 | 4<br>Bit 12 | | Bit 10 | | | | Read:<br>Write:<br>Reset: | Bit 7 Bit 15 ter Name an | 6 Bit 14 ad Address: | 5 Bit 13 | 4 Bit 12 Indeterminates - \$005B | Bit 11<br>e after Rese | Bit 10 | Bit 9 | Bit 8 | | Read:<br>Write:<br>Reset:<br>Regis | Bit 7 | 6<br>Bit 14 | 5<br>Bit 13 | 4<br>Bit 12<br>ndeterminat | Bit 11 | Bit 10 | | | | Read:<br>Write:<br>Reset: | Bit 7 Bit 15 ter Name an | 6 Bit 14 ad Address: | 5 Bit 13 | 4 Bit 12 Indeterminates - \$005B | Bit 11<br>e after Rese | Bit 10 | Bit 9 | Bit 8 | Figure 12-8. TIMB Channel Registers (TBCH0H/L-TBCH1H/L) MC68HC908MR24 — Rev. 1.0 Timer Interface (TIMB) # General Release Specification — MC68HC908MR24 # Section 13. Serial Peripheral Interface Module (SPI) #### 13.1 Contents | 13.2 Introduction | .262 | |------------------------------------------|------| | 13.3 Features | .262 | | 13.4 Pin Name Conventions | .263 | | 13.5 Functional Description | .264 | | 13.5.1 Master Mode | .265 | | 13.5.2 Slave Mode | .267 | | 13.6 Transmission Formats | | | 13.6.1 Clock Phase and Polarity Controls | | | 13.6.2 Transmission Format When CPHA = 0 | | | 13.6.3 Transmission Format When CPHA = 1 | | | 13.6.4 Transmission Initiation Latency | | | 13.7 Queuing Transmission Data | | | 13.8 Error Conditions | | | 13.8.1 Overflow Error | | | 13.8.2 Mode Fault Error | | | 13.9 Interrupts | | | 13.10 Resetting the SPI | | | 13.11 Low-Power Mode | .283 | | 13.12 SPI During Break Interrupts | .283 | | 13.13 I/O Signals | .284 | | 13.13.1 MISO (Master In/Slave Out) | .284 | | 13.13.2 MOSI (Master Out/Slave In) | | | 13.13.3 SPSCK (Serial Clock) | | | 13.13.4 SS (Slave Select) | | | 13.13.5 CGND (Clock Ground) | | | 13.14 I/O Registers | | | 13.14.1 SPI Control Register | | | 13.14.2 SPI Status and Control Register | | | 13.14.3 SPI Data Register | .294 | | | | MC68HC908MR24 - Rev. 1.0 #### Serial Peripheral Interface Module (SPI) #### 13.2 Introduction The SCI allows full-duplex, synchronous, serial communications with peripheral devices. #### 13.3 Features Features of the SPI module include: - Full-duplex operation - Master and slave modes - Double-buffered operation with separate transmit and receive registers - Four master mode frequencies (maximum = bus frequency ÷ 2) - Maximum slave mode frequency = bus frequency - Clock ground for reduced radio frequency (RF) interference - Serial clock with programmable polarity and phase - Two separately enabled interrupts with DMA or CPU service: - SPRF (SPI receiver full) - SPTE (SPI transmitter empty) - Mode fault error flag with cpu interrupt capability - Overflow error flag with cpu interrupt capability - Programmable wired-OR mode - I<sup>2</sup>C (inter-integrated circuit) compatibility NOTE: References to functions of the DMA (direct memory access module) are valid only if the MCU has a DMA module. If the MCU has no DMA module, all DMA-related I/O register bits should be left in their reset state for proper MCU operation. Serial Peripheral Interface Module (SPI) Pin Name Conventions #### 13.4 Pin Name Conventions The generic names of the SPI I/O pins are: - SS, slave select - SPSCK, SPI serial clock - CGND, clock ground - MOSI, master out slave in - MISO, master in slave out SPI pins are shared by parallel I/O ports or have alternate functions. The full name of an SPI pin reflects the name of the shared port pin or the name of an alternate pin function. The generic pin names appear in the text that follows. **Table 13-1** shows the full names of the SPI I/O pins. **Table 13-1. Pin Name Conventions** | Generic pin names: | MISO | MOSI | SPSCK | SS | CGND | |--------------------|-----------|-----------|------------|---------|-----------------------| | Full pin names: | PTF3/MISO | PTF2/MOSI | PTF0/SPSCK | PTF1/SS | CGND/EV <sub>SS</sub> | ### Serial Peripheral Interface Module (SPI) ### 13.5 Functional Description **Figure 13-1** shows the structure of the SPI module and **Figure 13-2** shows the locations and contents of the SPI I/O registers. Figure 13-1. SPI Module Block Diagram Serial Peripheral Interface Module (SPI) Functional Description | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------------|--------|-------|-----------|--------|-----------|------------|--------|------|-------| | \$0044 | SPI Control Register (SPCR) | | SPRIE | DMAS | SPMSTR | CPOL | СРНА | SPWOM | SPE | SPTIE | | | | Reset: | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | | 045 SPI Status and Control Register (SPSCR) | Read: | SPRF | ERRIE | OVRF | MODF | SPTE | MODFEN | SPR1 | SPR0 | | \$0045 | | Write: | R | | R | R | R | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$0046 | SPI Data Register<br>(SPDR) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | (=) | | | | | Unaffecte | d by reset | | | | | | | | R | = Reserve | ed | | | | | | Figure 13-2. SPI I/O Register Summary The SPI module allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. Software can poll the SPI status flags or SPI operation can be interrupt-driven. All SPI interrupts can be serviced by the CPU, and the transmitter empty (SPTE) and receiver full (SPRF) flags can also be configured for DMA service. During DMA transmissions, the DMA fetches data from memory for the SPI to transmit and/or the DMA stores received data in memory. The following paragraphs describe the operation of the SPI module. #### 13.5.1 Master Mode The SPI operates in master mode when the SPI master bit, SPMSTR, is set. **NOTE:** Configure the SPI modules as master or slave before enabling them. Enable the master SPI before enabling the slave SPI. Disable the slave SPI before disabling the master SPI. (See 13.14.1 SPI Control Register.) MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) Only a master SPI module can initiate transmissions. Software begins the transmission from a master SPI module by writing to the transmit data register. If the shift register is empty, the byte immediately transfers to the shift register, setting the SPI transmitter empty bit, SPTE. The byte begins shifting out on the MOSI pin under the control of the serial clock. See **Figure 13-3**. The SPR1 and SPR0 bits control the baud rate generator and determine the speed of the shift register. (See 13.14.2 SPI Status and Control Register.) Through the SPSCK pin, the baud rate generator of the master also controls the shift register of the slave peripheral. As the byte shifts out on the MOSI pin of the master, another byte shifts in from the slave on the master's MISO pin. The transmission ends when the receiver full bit, SPRF, becomes set. At the same time that SPRF becomes set, the byte from the slave transfers to the receive data register. In normal operation, SPRF signals the end of a transmission. Software clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Writing to the SPI data register clears the SPTE bit. When the DMAS bit is set, the SPI status and control register does not have to be read to clear the SPRF bit. A read of the SPI data register by either the CPU or the DMA clears the SPRF bit. A write to the SPI data register by the CPU or by the DMA clears the SPTE bit. Figure 13-3. Full-Duplex Master-Slave Connections General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Functional Description #### 13.5.2 Slave Mode The SPI operates in slave mode when the SPMSTR bit is clear. In slave mode the SPSCK pin is the input for the serial clock from the master MCU. Before a data transmission occurs, the SS pin of the slave SPI must be at logic 0. SS must remain low until the transmission is complete. (See 13.8.2 Mode Fault Error.) In a slave SPI module, data enters the shift register under the control of the serial clock from the master SPI module. After a byte enters the shift register of a slave SPI, it transfers to the receive data register, and the SPRF bit is set. To prevent an overflow condition, slave software then must read the receive data register before another full byte enters the shift register. The maximum frequency of the SPSCK for an SPI configured as a slave is the bus clock speed (which is twice as fast as the fastest master SPSCK clock that can be generated). The frequency of the SPSCK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SPSCK generated by an SPI configured as a master. Therefore, the frequency of the SPSCK for an SPI configured as a slave can be any frequency less than or equal to the bus speed. When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise, the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission. When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of $\overline{SS}$ starts a transmission. (See 13.6 Transmission Formats.) **NOTE:** SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge. MC68HC908MR24 - Rev. 1.0 ### Serial Peripheral Interface Module (SPI) #### 13.6 Transmission Formats During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention. #### 13.6.1 Clock Phase and Polarity Controls Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format. The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements. **NOTE:** Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE). #### 13.6.2 Transmission Format When CPHA = 0 Figure 13-4 shows an SPI transmission in which CPHA is logic 0. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{\rm SS}$ line General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Transmission Formats is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input $(\overline{SS})$ is at logic 0, so that only the selected slave drives to the master. The $\overline{SS}$ pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 13.8.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the $\overline{SS}$ pin is used to start the slave data transmission. The slave's $\overline{SS}$ pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 13-5. Figure 13-4. Transmission Format (CPHA = 0) Figure 13-5. CPHA/SS Timing When CPHA = 0 for a slave, the falling edge of $\overline{SS}$ indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) must be loaded with transmit data before the falling edge of $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission. #### 13.6.3 Transmission Format When CPHA = 1 Figure 13-6 shows an SPI transmission in which CPHA is logic 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{SS}$ line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input $(\overline{SS})$ is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The SS pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 13.8.2 Mode Fault Error.) When CPHA = 1, the master begins driving its MOSI pin on the first SPSCK edge. Therefore, the slave uses the first SPSCK edge as a start transmission signal. The SS pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line. Figure 13-6. Transmission Format (CPHA = 1) General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Transmission Formats When CPHA = 1 for a slave, the first edge of the SPSCK indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the first edge of SPSCK. Any data written after the first edge is stored in the transmit data register and transferred to the shift register after the current transmission. #### 13.6.4 Transmission Initiation Latency When the SPI is configured as a master (SPMSTR = 1), writing to the SPDR starts a transmission. CPHA has no effect on the delay to the start of the transmission, but it does affect the initial state of the SPSCK signal. When CPHA = 0, the SPSCK signal remains inactive for the first half of the first SPSCK cycle. When CPHA = 1, the first SPSCK cycle begins with an edge on the SPSCK line from its inactive to its active level. The SPI clock rate (selected by SPR1:SPR0) affects the delay from the write to SPDR and the start of the SPI transmission. (See Figure 13-7.) The internal SPI clock in the master is a free-running derivative of the internal MCU clock. To conserve power, it is enabled only when both the SPE and SPMSTR bits are set. SPSCK edges occur halfway through the low time of the internal MCU clock. Since the SPI clock is free-running, it is uncertain where the write to the SPDR occurs relative to the slower SPSCK. This uncertainty causes the variation in the initiation delay shown in Figure 13-7. This delay is no longer than a single SPI bit time. That is, the maximum delay is two MCU bus cycles for DIV2, eight MCU bus cycles for DIV8, 32 MCU bus cycles for DIV32, and 128 MCU bus cycles for DIV128. MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) Figure 13-7. Transmission Start Delay (Master) Serial Peripheral Interface Module (SPI) Queuing Transmission Data #### 13.7 Queuing Transmission Data The double-buffered transmit data register allows a data byte to be queued and transmitted. For an SPI configured as a master, a gueued data byte is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the transmit data buffer is ready to accept new data. Write to the transmit data register only when the SPTE bit is high. Figure 13-8 shows the timing associated with doing back-to-back transmissions with the SPI (SPSCK has CPHA: CPOL = 1:0). - (2) BYTE 1 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - CPU WRITES BYTE 2 TO SPDR, QUEUEING BYTE 2 AND CLEARING SPTE BIT. - FIRST INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING - (5) BYTE 2 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (6) CPU READS SPSCR WITH SPRF BIT SET. - CPU READS SPDR, CLEARING SPRF BIT. - CPU WRITES BYTE 3 TO SPDR, QUEUEING BYTE 3 AND CLEARING SPTE BIT. - SECOND INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT. - BYTE 3 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (1) CPU READS SPSCR WITH SPRF BIT SET. - (12) CPU READS SPDR, CLEARING SPRF BIT. Figure 13-8. SPRF/SPTE CPU Interrupt Timing The transmit data buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data word to be transmitted. MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur. #### 13.8 Error Conditions These flags signal SPI error conditions: - Overflow (OVRF) Failing to read the SPI data register before the next full byte enters the shift register sets the OVRF bit. The new byte does not transfer to the receive data register, and the unread byte still can be read. OVRF is in the SPI status and control register. - Mode fault error (MODF) The MODF bit indicates that the voltage on the slave select pin (SS) is inconsistent with the mode of the SPI. MODF is in the SPI status and control register. #### 13.8.1 Overflow Error The overflow flag (OVRF) becomes set if the receive data register still has unread data from a previous transmission when the capture strobe of bit 1 of the next transmission occurs. The bit 1 capture strobe occurs in the middle of SPSCK cycle 7. (See Figure 13-4 and Figure 13-6.) If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared does not transfer to the receive data register and does not set the SPI receiver full bit (SPRF). The unread data that transferred to the receive data register before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data register. Serial Peripheral Interface Module (SPI) Error Conditions OVRF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. When the DMAS bit is low, the SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. When the DMAS bit is high, SPRF generates a receiver DMA service request, and MODF and OVRF can generate a receiver/error CPU interrupt request. (See **Figure 13-12**.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set. When the DMA is enabled to service the SPRF flag, it clears SPRF when it reads the receive data register. The OVRF bit, however, still requires the 2-step clearing mechanism of reading the flag when it is set and then reading the receive data register. In this way, the DMA cannot directly clear the OVRF. However, if the CPU reads the SPI status and control register with the OVRF bit set, and then the DMA reads the receive data register, the OVRF bit is cleared. OVRF interrupt requests to the CPU should be enabled when using the DMA to service the SPRF if there is any chance that the overflow condition might occur. (See **Figure 13-9**.) Even if the DMA clears the SPRF bit, no new data transfers from the shift register to the receive data register with the OVRF bit high. This means that no new SPRF interrupt requests are generated until the CPU clears the OVRF bit. If the CPU reads the data register to clear the OVRF bit, it could clear a pending SPRF service request to the DMA. The overflow service routine may need to disable the DMA and manually recover since an overflow indicates the loss of data. Loss of data may prevent the DMA from reaching its byte count. If your application requires the DMA to bring the MCU out of wait mode, enable the OVRF bit to generate CPU interrupt requests. An overflow condition in wait mode can cause the MCU to hang in wait mode because the DMA cannot reach its byte count. Setting the error interrupt enable bit (ERRIE) in the SPI status and control register enables the OVRF bit to bring the MCU out of wait mode. MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) Figure 13-9. Overflow Condition with DMA Service of SPRF If the CPU SPRF interrupt is enabled and the OVRF interrupt is not, watch for an overflow condition. **Figure 13-10** shows how it is possible to miss an overflow. The first part of **Figure 13-10** shows how it is possible to read the SPSCR and SPDR to clear the SPRF without problems. However, as illustrated by the second transmission example, the OVRF bit can be set in between the time that SPSCR and SPDR are read. Figure 13-10. Missed Read of Overflow Condition General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Error Conditions In this case, an overflow can easily be missed. Since no more SPRF interrupts can be generated until this OVRF is serviced, it is not obvious that bytes are being lost as more transmissions are completed. To prevent this, either enable the OVRF interrupt or do another read of the SPSCR following the read of the SPDR. This ensures that the OVRF was not set before the SPRF was cleared and that future transmissions can set the SPRF bit. Figure 13-11 illustrates this process. Generally, to avoid this second SPSCR read, enable the OVRF interrupt to the CPU by setting the ERRIE bit. Figure 13-11. Clearing SPRF When OVRF Interrupt Is Not Enabled #### Serial Peripheral Interface Module (SPI) #### 13.8.2 Mode Fault Error Setting the SPMSTR bit selects master mode and configures the SPSCK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SPSCK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin, $\overline{SS}$ , is inconsistent with the mode selected by SPMSTR. To prevent SPI pin contention and damage to the MCU, a mode fault error occurs if: - The SS pin of a slave SPI goes high during a transmission - The SS pin of a master SPI goes low at any time. For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag but does prevent MODF from being set again after MODF is cleared. MODF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. When the DMAS bit is low, the SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. When the DMAS bit is high, SPRF generates a receiver DMA service request instead of a CPU interrupt request, but MODF and OVRF can generate a receiver/error CPU interrupt request. (See Figure 13-12.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set. In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if $\overline{SS}$ goes to logic 0. A mode fault in a master SPI causes the following events to occur: - If ERRIE = 1, the SPI generates an SPI receiver/error CPU interrupt request. - The SPE bit is cleared. - The SPTE bit is set. - The SPI state counter is cleared. - The data direction register of the shared I/O port regains control of port drivers. General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Error Conditions **NOTE:** To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI. When configured as a slave (SPMSTR = 0), the MODF flag is set if $\overline{SS}$ goes high during a transmission. When CPHA = 0, a transmission begins when $\overline{SS}$ goes low and ends once the incoming SPSCK goes back to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and $\overline{SS}$ is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. (See **13.6 Transmission Formats**.) **NOTE:** Setting the MODF flag does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE = 0. Reading SPMSTR when MODF = 1 shows the difference between a MODF occurring when the SPI is a master and when it is a slave. When CPHA = 0, a MODF occurs if a slave is selected $(\overline{SS})$ is at logic 0) and later unselected $(\overline{SS})$ is at logic 1) even if no SPSCK is sent to that slave. This happens because $\overline{SS}$ at logic 0 indicates the start of the transmission (MISO driven out with the value of MSB) for CPHA = 0. When CPHA = 1, a slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur since a transmission was never begun. In a slave SPI (MSTR = 0), the MODF bit generates an SPI receiver/error CPU interrupt request if the ERRIE bit is set. The MODF bit does not clear the SPE bit or reset the SPI in any way. Software can abort the SPI transmission by clearing the SPE bit of the slave. **NOTE:** A logic 1 voltage on the $\overline{SS}$ pin of a slave SPI puts the MISO pin in a high impedance state. Also, the slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. To clear the MODF flag, read the SPSCR with the MODF bit set and then write to the SPCR register. This entire clearing mechanism must occur with no MODF condition existing or else the flag is not cleared. MC68HC908MR24 — Rev. 1.0 #### Serial Peripheral Interface Module (SPI) ### 13.9 Interrupts Four SPI status flags can be enabled to generate CPU interrupt requests or DMA service requests: Table 13-2. SPI Interrupts | Flag | Request | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | SPTE transmitter empty | SPI transmitter CPU interrupt request (DMAS = 0,<br>SPTIE = 1,SPE = 1)<br>SPI transmitter DMA service request (DMAS = 1,<br>SPTIE = 1, SPE = 1) | | SPRF receiverfull | SPI receiver CPU interrupt request (DMAS = 0, SPRIE = 1)<br>SPI receiver DMA service request (DMAS = 1, SPRIE = 1) | | OVRF<br>overflow | SPI receiver/error interrupt request (ERRIE = 1) | | MODF<br>mode fault | SPI receiver/error interrupt request (ERRIE = 1) | The DMA select bit (DMAS) controls whether SPTE and SPRF generate CPU interrupt requests or DMA service requests. When DMAS = 0, reading the SPI status and control register with SPRF set and then reading the receive data register clears SPRF. When DMAS = 1, any read of the receive data register clears the SPRF flag. The clearing mechanism for the SPTE flag is always just a write to the transmit data register. The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter CPU interrupt requests or transmitter DMA service requests, provided that the SPI is enabled (SPE = 1). The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver CPU interrupt requests or receiver DMA service requests, regardless of the state of the SPE bit. (See Figure 13-12.) The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error CPU interrupt request. The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error CPU interrupt requests. General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) Interrupts Figure 13-12. SPI Interrupt Request Generation The following sources in the SPI status and control register can generate CPU interrupt requests or DMA service requests: - SPI receiver full bit (SPRF) The SPRF bit becomes set every time a byte transfers from the shift register to the receive data register. If the SPI receiver interrupt enable bit, SPRIE, is also set, SPRF can generate either an SPI receiver/error CPU interrupt request or an SPRF DMA service request. - If the DMA select bit, DMAS, is clear, SPRF generates an SPRF CPU interrupt request. If DMAS is set, SPRF generates an SPRF DMA service request. - SPI transmitter empty (SPTE) The SPTE bit becomes set every time a byte transfers from the transmit data register to the shift register. If the SPI transmit interrupt enable bit, SPTIE, is also set, SPTE can generate either an SPTE CPU interrupt request or an SPTE DMA service request. If the DMAS bit is clear, SPTE generates an SPTE CPU interrupt request. If DMAS is set, SPTE generates an SPTE DMA service request. MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) ### 13.10 Resetting the SPI Any system reset completely resets the SPI. Partial resets occur whenever the SPI enable bit (SPE) is low. Whenever SPE is low: - The SPTE flag is set. - Any transmission currently in progress is aborted. - The shift register is cleared. - The SPI state counter is cleared, making it ready for a new complete transmission. - All the SPI port logic is defaulted back to being general-purpose I/O. These items are reset only by a system reset: - All control bits in the SPCR register - All control bits in the SPSCR register (MODFEN, ERRIE, SPR1, and SPR0) - The status flags SPRF, OVRF, and MODF By not resetting the control bits when SPE is low, the user can clear SPE between transmissions without having to set all control bits again when SPE is set back high for the next transmission. By not resetting the SPRF, OVRF, and MODF flags, the user can still service these interrupts after the SPI has been disabled. The user can disable the SPI by writing 0 to the SPE bit. The SPI can also be disabled by a mode fault occurring in an SPI that was configured as a master with the MODFEN bit set. Serial Peripheral Interface Module (SPI) Low-Power Mode #### 13.11 Low-Power Mode The WAIT instruction puts the MCU in a low power-consumption standby mode. The SPI module remains active after the execution of a WAIT instruction. In wait mode the SPI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SPI module can bring the MCU out of wait mode. If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction. The DMA can service DMA service requests generated by the SPTE and SPRF flags without exiting wait mode. To exit wait mode when an overflow condition occurs, enable the OVRF bit to generate CPU interrupt requests by setting the error interrupt enable bit (ERRIE). (See 13.9 Interrupts.) #### 13.12 SPI During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See Section 7. System Integration Module (SIM).) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. MC68HC908MR24 — Rev. 1.0 ### Serial Peripheral Interface Module (SPI) Since the SPTE bit cannot be cleared during a break with the BCFE bit cleared, a write to the transmit data register in break mode does not initiate a transmission, nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with the BCFE bit cleared has no effect. # 13.13 I/O Signals The SPI module has five I/O pins and shares four of them with a parallel I/O port. - MISO Data received - MOSI Data transmitted - SPSCK Serial clock - SS Slave select - CGND Clock ground The SPI has limited inter-integrated circuit ( $I^2C$ ) capability (requiring software support) as a master in a single-master environment. To communicate with $I^2C$ peripherals, MOSI becomes an open-drain output when the SPWOM bit in the SPI control register is set. In $I^2C$ communication, the MOSI and MISO pins are connected to a bidirectional pin from the $I^2C$ peripheral and through a pullup resistor to $V_{DD}$ . #### 13.13.1 MISO (Master In/Slave Out) MISO is one of the two SPI module pins that transmits serial data. In full duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin. Slave output data on the MISO pin is enabled only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is logic 0 and its $\overline{SS}$ pin is at logic 0. To support a multiple-slave system, a logic 1 on the $\overline{SS}$ pin puts the MISO pin in a high-impedance state. General Release Specification MC68HC908MR24 — Rev. 1.0 Serial Peripheral Interface Module (SPI) I/O Signals When enabled, the SPI controls data direction of the MISO pin regardless of the state of the data direction register of the shared I/O port. #### 13.13.2 MOSI (Master Out/Slave In) MOSI is one of the two SPI module pins that transmits serial data. In full duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin. When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port. #### 13.13.3 SPSCK (Serial Clock) The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles. When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port. #### 13.13.4 **SS** (Slave Select) The $\overline{SS}$ pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the $\overline{SS}$ is used to select a slave. For CPHA = 0, the $\overline{SS}$ is used to define the start of a transmission. (See 13.6 Transmission Formats.) Since it is used to indicate the start of a transmission, the $\overline{SS}$ must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 13-13. MC68HC908MR24 - Rev. 1.0 #### Serial Peripheral Interface Module (SPI) Figure 13-13. CPHA/SS Timing When an SPI is configured as a slave, the $\overline{SS}$ pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of the $\overline{SS}$ from creating a MODF error. (See 13.14.2 SPI Status and Control Register.) **NOTE:** A logic 1 voltage on the $\overline{SS}$ pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. When an SPI is configured as a master, the $\overline{SS}$ input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See 13.8.2 Mode Fault Error.) For the state of the $\overline{SS}$ pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If the MODFEN bit is low for an SPI master, the $\overline{SS}$ pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. With MODFEN high, it is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port. Serial Peripheral Interface Module (SPI) I/O Registers The CPU can always read the state of the $\overline{SS}$ pin by configuring the appropriate pin as an input and reading the port data register. (See **Table 13-3**.) **Table 13-3. SPI Configuration** | SPE | SPMSTR | MODFEN | SPI configuration | State of SS logic | |-----|------------------|--------|---------------------|----------------------------------------| | 0 | X <sup>(1)</sup> | Х | Not Enabled | General-purpose I/O; SS ignored by SPI | | 1 | 0 | Х | Slave | Input-only to SPI | | 1 | 1 | 0 | Master without MODF | General-purpose I/O; SS ignored by SPI | | 1 | 1 | 1 | Master with MODF | Input-only to SPI | <sup>1.</sup> X = don't care #### 13.13.5 CGND (Clock Ground) CGND is the ground return for the serial clock pin, SPSCK, and the ground for the port output buffers. To reduce the ground return path loop and minimize radio frequency (RF) emissions, connect the ground pin of the slave to the CGND pin of the master. ### 13.14 I/O Registers Three registers control and monitor SPI operation: - SPI control register, SPCR - SPI status and control register, SPSCR - SPI data register, SPDR ### Serial Peripheral Interface Module (SPI) Write: #### 13.14.1 SPI Control Register The SPI control register: - Enables SPI module interrupt requests - Selects CPU interrupt requests or DMA service requests - Configures the SPI module as master or slave - Selects serial clock polarity and phase - Configures the SPSCK, MOSI, and MISO pins as open-drain outputs - Enables the SPI module Reset: 0 0 1 0 1 0 0 Figure 13-14. SPI Control Register (SPCR) SPRIE — SPI receiver interrupt enable bit This read/write bit enables CPU interrupt requests or DMA service requests generated by the SPRF bit. The SPRF bit is set when a byte transfers from the shift register to the receive data register. Reset clears the SPRIE bit. - 1 = SPRF CPU interrupt requests or SPRF DMA service requests enabled - 0 = SPRF CPU interrupt requests or SPRF DMA service requests disabled Serial Peripheral Interface Module (SPI) I/O Registers #### DMAS —DMA select bit This read/write bit selects DMA service requests when the SPI receiver full bit, SPRF, or the SPI transmitter empty bit, SPTE, becomes set. Setting the DMAS bit disables SPRF CPU interrupt requests and SPTE CPU interrupt requests. Reset clears the DMAS bit. - 1 = SPRF DMA and SPTE DMA service requests enabled (SPRF CPU and SPTE CPU interrupt requests disabled) - 0 = SPRF DMA and SPTE DMA service requests disabled (SPRF CPU and SPTE CPU interrupt requests enabled) #### SPMSTR — SPI master bit This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit. - 1 = Master mode - 0 = Slave mode #### CPOL — Clock polarity bit This read/write bit determines the logic state of the SPSCK pin between transmissions. (Figure 13-4 and Figure 13-6.) To transmit data between SPI modules, the SPI modules must have identical CPOL values. Reset clears the CPOL bit. #### CPHA — Clock phase bit This read/write bit controls the timing relationship between the serial clock and SPI data. (See **Figure 13-4** and **Figure 13-6**.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the $\overline{SS}$ pin of the slave SPI module must be set to logic 1 between bytes. (See **Figure 13-13**.) Reset sets the CPHA bit. #### SPWOM — SPI wired-OR mode bit This read/write bit disables the pullup devices on pins SPSCK, MOSI, and MISO so that those pins become open-drain outputs. - 1 = Wired-OR SPSCK, MOSI, and MISO pins - 0 = Normal push-pull SPSCK, MOSI, and MISO pins MC68HC908MR24 — Rev. 1.0 # Serial Peripheral Interface Module (SPI) SPE — SPI enable This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI. (See 13.10 Resetting the SPI.) Reset clears the SPE bit. - 1 = SPI module enabled - 0 = SPI module disabled #### SPTIE— SPI transmit interrupt enable This read/write bit enables CPU interrupt requests or DMA service requests generated by the SPTE bit. SPTE is set when a byte transfers from the transmit data register to the shift register. Reset clears the SPTIE bit. - 1 = SPTE CPU interrupt requests or SPTE DMA service requests enabled - 0 = SPTE CPU interrupt requests or SPTE DMA service requests disabled #### 13.14.2 SPI Status and Control Register The SPI status and control register contains flags to signal these conditions: - Receive data register full - Failure to clear SPRF bit before next byte is received (overflow error) - Inconsistent logic level on SS pin (mode fault error) - Transmit data register empty The SPI status and control register also contains bits that perform these functions: - Enable error interrupts - Enable mode fault error detection - Select master SPI baud rate Serial Peripheral Interface Module (SPI) I/O Registers Address: \$0045 Bit 7 6 5 3 2 Bit 0 Read: **SPRF OVRF MODF** SPTE **ERRIE** MODFEN SPR1 SPR0 Write: R R R R 0 1 0 0 0 0 0 0 Reset: R = Reserved Figure 13-15. SPI Status and Control Register (SPSCR) #### SPRF — SPI receiver full bit This clearable, read-only flag is set each time a byte transfers from the shift register to the receive data register. SPRF generates a CPU interrupt request or a DMA service request if the SPRIE bit in the SPI control register is set also. The DMA select bit (DMAS) in the SPI control register determines whether SPRF generates an SPRF CPU interrupt request or an SPRF DMA service request. During an SPRF CPU interrupt (DMAS = 0), the CPU clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. During an SPRF DMA transmission (DMAS = 1), any read of the SPI data register clears the SPRF bit. Reset clears the SPRF bit. 1 = Receive data register full 0 = Receive data register not full #### **NOTE:** When the DMA is configured to service the SPI (DMAS = 1), a read by the CPU of the receive data register can inadvertently clear the SPRF bit and cause the DMA to miss a service request. ERRIE — Error interrupt enable bit This read/write bit enables the MODF and OVRF bits to generate CPU interrupt requests. Reset clears the ERRIE bit. 1 = MODF and OVRF can generate CPU interrupt requests. 0 = MODF and OVRF cannot generate CPU interrupt requests. MC68HC908MR24 — Rev. 1.0 # Serial Peripheral Interface Module (SPI) #### OVRF — Overflow bit This clearable, read-only flag is set if software does not read the byte in the receive data register before the next full byte enters the shift register. In an overflow condition, the byte already in the receive data register is unaffected, and the byte that shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register. Reset clears the OVRF bit. - 1 = Overflow - 0 = No overflow #### MODF — Mode fault bit This clearable, read-only flag is set in a slave SPI if the $\overline{SS}$ pin goes high during a transmission with the MODFEN bit set. In a master SPI, the MODF flag is set if the $\overline{SS}$ pin goes low at any time with the MODFEN bit set. Clear the MODF bit by reading the SPI status and control register (SPSCR) with MODF set and then writing to the SPI control register (SPCR). Reset clears the MODF bit. - $1 = \overline{SS}$ pin at inappropriate logic level - $0 = \overline{SS}$ pin at appropriate logic level ### SPTE — SPI transmitter empty bit This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE CPU interrupt request or an SPTE DMA service request if the SPTIE bit in the SPI control register is set also. **NOTE:** Do not write to the SPI data register unless the SPTE bit is high. The DMA select bit (DMAS) in the SPI control register determines whether SPTE generates an SPTE CPU interrupt request or an SPTE DMA service request. During an SPTE CPU interrupt (DMAS = 0), the CPU clears the SPTE bit by writing to the transmit data register. During an SPTE DMA transmission (DMAS = 1), the DMA automatically clears SPTE when it writes to the transmit data register. Serial Peripheral Interface Module (SPI) I/O Registers **NOTE:** When the DMA is configured to service the SPI (DMAS = 1), a write by the CPU of the transmit data register can inadvertently clear the SPTE bit and cause the DMA to miss a service request. Reset sets the SPTE bit. - 1 = Transmit data register empty - 0 = Transmit data register not empty #### MODFEN — Mode fault enable bit This read/write bit, when set to 1, allows the MODF flag to be set. If the MODF flag is set, clearing the MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is low, then the $\overline{SS}$ pin is available as a general-purpose I/O. If the MODFEN bit is set, then this pin is not available as a general purpose I/O. When the SPI is enabled as a slave, the SS pin is not available as a general purpose I/O regardless of the value of MODFEN. (See 13.13.4 SS (Slave Select).) If the MODFEN bit is low, the level of the $\overline{SS}$ pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation. (See 13.8.2 Mode Fault Error.) SPR1 and SPR0 — SPI baud rate select bits In master mode, these read/write bits select one of four baud rates as shown in **Table 13-4**. SPR1 and SPR0 have no effect in slave mode. Reset clears SPR1 and SPR0. Table 13-4. SPI Master Baud Rate Selection | SPR1:SPR0 | Baud rate divisor (BD) | |-----------|------------------------| | 00 | 2 | | 01 | 8 | | 10 | 32 | | 11 | 128 | MC68HC908MR24 — Rev. 1.0 # Serial Peripheral Interface Module (SPI) Use this formula to calculate the SPI baud rate: Baud rate = $$\frac{CGMOUT}{2 \times BD}$$ where: CGMOUT = base clock output of the clock generator module (CGM) BD = baud rate divisor ### 13.14.3 SPI Data Register The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See Figure 13-1.) Address: \$0046 Reset: | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|----|----|----|----|----|----|-------| | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | Indeterminate after reset Figure 13-16. SPI Data Register (SPDR) R7:R0/T7:T0 — Receive/transmit data bits **NOTE:** Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written. # General Release Specification — MC68HC908MR24 # Section 14. Serial Communications Interface Module (SCI) ## 14.1 Contents | 14.2 Introduction | |---------------------------------------------------------| | 14.3 Features | | 14.4 Functional Description | | 14.4.1 Data Format | | 14.4.2 Transmitter | | 14.4.2.1 Character Length | | 14.4.2.2 Character Transmission300 | | 14.4.2.3 Break Characters | | 14.4.2.4 Idle Characters302 | | 14.4.2.5 Inversion of Transmitted Output303 | | 14.4.2.6 Transmitter Interrupts303 | | 14.4.3 Receiver | | 14.4.3.1 Character Length | | 14.4.3.2 Character Reception | | 14.4.3.3 Data Sampling | | 14.4.3.4 Framing Errors | | 14.4.3.5 Receiver Wakeup | | 14.4.3.6 Receiver Interrupts309 | | 14.4.3.7 Error Interrupts309 | | 14.5 Wait Mode310 | | 14.6 SCI During Break Module Interrupts310 | | 14.7 I/O Signals | | 14.7.1 PTF5/TxD (Transmit Data) | | 14.7.2 PTF4/RxD (Receive Data)311 | | 14.8 I/O Registers311 | | 14.8.1 SCI Control Register 1 | | 14.8.2 SCI Control Register 2 | | 14.8.3 SCI Control Register 3 | | 14.8.4 SCI Status Register 1 | | 14.8.5 SCI Status Register 2 | | 14.8.6 SCI Data Register | | 14.8.7 SCI Baud Rate Register | | 11.0.7 COT Data Nato Noglotof 1.1.1.1.1.1.1.1.1.1.1.020 | MC68HC908MR24 - Rev. 1.0 # Serial Communications Interface Module (SCI) ## 14.2 Introduction This section describes the serial communications interface module (SCI, Version D), which allows high-speed asynchronous communications with peripheral devices and other MCUs. #### 14.3 Features #### Features of the SCI module include: - Full duplex operation - Standard mark/space non-return-to-zero (nrz) format - 32 programmable baud rates - Programmable 8-bit or 9-bit character length - Separately enabled transmitter and receiver - Separate receiver and transmitter cpu interrupt requests - Separate receiver and transmitter - Programmable transmitter output polarity - Two receiver wakeup methods: - Idle line wakeup - Address mark wakeup - Interrupt-driven operation with eight interrupt flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection General Release Specification Serial Communications Interface Module (SCI) Functional Description # 14.4 Functional Description Figure 14-1 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. Figure 14-1. SCI Module Block Diagram MC68HC908MR24 — Rev. 1.0 # Serial Communications Interface Module (SCI) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|----------------------------------|-----------------|-------|------------|-------|---------------------|-----------|-------|------|-------| | \$0038 | SCI Control Register 1<br>(SCC1) | Read:<br>Write: | LOOPS | ENSCI | TXINV | М | WAKE | ILTY | PEN | PTY | | | (===,/ | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0039 | SCI Control Register 2<br>(SCC2) | Read:<br>Write: | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK | | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R8 | Т8 | 0 | 0 | ODIE | NEIE | FEIE | PEIE | | \$003A | SCI Control Register 3<br>(SCC3) | Write: | R | 10 | R | R | ORIE | | | | | | (3.2.2.7) | Reset: | U | U | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | \$003B | SCI Status Register 1<br>(SCS1) | Write: | R | R | R | R | R | R | R | R | | | , , | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | BKF | RPF | | \$003C | SCI Status Register 2<br>(SCS2) | Write: | R | R | R | R | R | R | R | R | | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$003D | SCI Data Register<br>(SCDR) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | , | Reset: | | | | Unaffected by reset | | | | | | | | Read: | 0 | 0 | SCP1 | CP1 SCP0 | 0 | SCR2 | SCR1 | SCR0 | | \$003E | SCI Baud Rate Register<br>(SCBR) | Write: | R | R | JUFI | 3070 | R | 3CR2 | JUNI | SCRU | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | R | = Reserved | | | U = Unaff | ected | | | Figure 14-2. SCI I/O Register Summary Serial Communications Interface Module (SCI) Functional Description #### 14.4.1 Data Format The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 14-3**. Figure 14-3. SCI Data Formats #### 14.4.2 Transmitter Figure 14-4 shows the structure of the SCI transmitter. #### 14.4.2.1 Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8). # Serial Communications Interface Module (SCI) #### 14.4.2.2 Character Transmission During an SCI transmission, the transmit shift register shifts a character out to the PTF5/TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission: - Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1). - 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2). - 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR. - 4. Repeat step 3 for each subsequent transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit (LSB) position of the transmit shift register. A logic 1 stop bit goes into the most significant bit (MSB) position. The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request. When the transmit shift register is not transmitting a character, the PTF5/TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port F pins. Serial Communications Interface Module (SCI) Functional Description Figure 14-4. SCI Transmitter # Serial Communications Interface Module (SCI) #### 14.4.2.3 Break Characters Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character. The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on SCI registers: - Sets the framing error bit (FE) in SCS1 - Sets the SCI receiver full bit (SCRF) in SCS1 - Clears the SCI data register (SCDR) - Clears the R8 bit in SCC3 - Sets the break flag bit (BKF) in SCS2 - May set the overrun (OR), noise flag (NF), parity error (PE), or reception-in-progress flag (RPF) bits #### 14.4.2.4 Idle Characters An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission. If the TE bit is cleared during a transmission, the PTF5/TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted. NOTE: When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the PTF5/TxD pin. Setting General Release Specification Serial Communications Interface Module (SCI) Functional Description TE after the stop bit appears on PTF5/TxD causes data previously written to the SCDR to be lost. A good time to toggle the TE bit is when the SCTE bit becomes set and just before writing the next byte to the SCDR. ## 14.4.2.5 Inversion of Transmitted Output The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See 14.8.1 SCI Control Register 1.) #### 14.4.2.6 Transmitter Interrupts The following conditions can generate CPU interrupt requests from the SCI transmitter: - SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests. - Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests. # Serial Communications Interface Module (SCI) #### 14.4.3 Receiver Figure 14-5 shows the structure of the SCI receiver. Figure 14-5. SCI Receiver Block Diagram General Release Specification Serial Communications Interface Module (SCI) Functional Description ### 14.4.3.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7). #### 14.4.3.2 Character Reception During an SCI reception, the receive shift register shifts characters in from the PTF4/RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register. After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request. ## 14.4.3.3 Data Sampling The receiver samples the PTF4/RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at these times (see **Figure 14-6**): - After every start bit - After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 return a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples return a valid logic 0) To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16. MC68HC908MR24 — Rev. 1.0 ## Serial Communications Interface Module (SCI) Figure 14-6. Receiver Data Sampling To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 14-1** summarizes the results of the start bit verification samples. Table 14-1. Start Bit Verification | RT3, RT5, and RT7<br>samples | Start bit verification | Noise flag | |------------------------------|------------------------|------------| | 000 | Yes | 0 | | 001 | Yes | 1 | | 010 | Yes | 1 | | 011 | No | 0 | | 100 | Yes | 1 | | 101 | No | 0 | | 110 | No | 0 | | 111 | No | 0 | If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins. To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 14-2** summarizes the results of the data bit samples. General Release Specification Serial Communications Interface Module (SCI) Functional Description Table 14-2. Data Bit Recovery | RT8, RT9, and RT10 samples | Data bit determination | Noise flag | |----------------------------|------------------------|------------| | 000 | 0 | 0 | | 001 | 0 | 1 | | 010 | 0 | 1 | | 011 | 1 | 1 | | 100 | 0 | 1 | | 101 | 1 | 1 | | 110 | 1 | 1 | | 111 | 1 | 0 | **NOTE:** The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit. To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 14-3** summarizes the results of the stop bit samples. Table 14-3. Stop Bit Recovery | RT8, RT9, and RT10 samples | Framing<br>error flag | Noise flag | |----------------------------|-----------------------|------------| | 000 | 1 | 0 | | 001 | 1 | 1 | | 010 | 1 | 1 | | 011 | 0 | 1 | | 100 | 1 | 1 | | 101 | 0 | 1 | | 110 | 0 | 1 | | 111 | 0 | 0 | MC68HC908MR24 - Rev. 1.0 ## Serial Communications Interface Module (SCI) ## 14.4.3.4 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. The FE flag is set at the same time that the SCRF bit is set. A break character that has no stop bit also sets the FE bit. ## 14.4.3.5 Receiver Wakeup So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled. Depending on the state of the WAKE bit in SCC1, either of two conditions on the PTF4/RxD pin can bring the receiver out of the standby state: - Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state. - Idle input line condition When the WAKE bit is clear, an idle character on the PTF4/RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. **NOTE:** Clearing the WAKE bit after the PTF4/RxD pin has been idle can cause the receiver to wake up immediately. General Release Specification Serial Communications Interface Module (SCI) Functional Description ### 14.4.3.6 Receiver Interrupts The following sources can generate CPU interrupt requests from the SCI receiver: - SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that the receive shift register has transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU interrupts. - Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the PTF4/RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests. #### 14.4.3.7 Error Interrupts The following receiver error flags in SCS1 can generate CPU interrupt requests: - Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests. - Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests. - Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests. - Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests. MC68HC908MR24 — Rev. 1.0 ## Serial Communications Interface Module (SCI) #### 14.5 Wait Mode The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. The SCI module remains active after the execution of a WAIT instruction. In wait mode the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode. If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction. # 14.6 SCI During Break Module Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during interrupts generated by the break module. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. Serial Communications Interface Module (SCI) I/O Signals # 14.7 I/O Signals Port F shares two of its pins with the SCI module. The two SCI I/O pins are: - PTF5/TxD Transmit data - PTF4/RxD Receive data #### 14.7.1 PTF5/TxD (Transmit Data) The PTF5/TxD pin is the serial data output from the SCI transmitter. The SCI shares the PTF5/TxD pin with port F. When the SCI is enabled, the PTF5/TxD pin is an output regardless of the state of the DDRF5 bit in data direction register F (DDRF). #### 14.7.2 PTF4/RxD (Receive Data) The PTF4/RxD pin is the serial data input to the SCI receiver. The SCI shares the PTF4/RxD pin with port F. When the SCI is enabled, the PTF4/RxD pin is an input regardless of the state of the DDRF4 bit in data direction register F (DDRF). # 14.8 I/O Registers These I/O registers control and monitor SCI operation: - SCI control register 1, SCC1 - SCI control register 2, SCC2 - SCI control register 3, SCC3 - SCI status register 1, SCS1 - SCI status register 2, SCS2 - SCI data register, SCDR - SCI baud rate register, SCBR MC68HC908MR24 — Rev. 1.0 ## Serial Communications Interface Module (SCI) ## 14.8.1 SCI Control Register 1 #### SCI control register 1: - Enables loop mode operation - Enables the SCI - Controls output polarity - Controls character length - Controls SCI wake-up method - Controls idle character detection - Enables parity function - Controls parity type Figure 14-7. SCI Control Register 1 (SCC1) #### LOOPS — Loop mode select bit This read/write bit enables loop mode operation. In loop mode the PTE6/RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit. 1 = Loop mode enabled 0 = Normal operation enabled #### ENSCI — Enable SCI bit This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit. 1 = SCI enabled 0 = SCI disabled General Release Specification Serial Communications Interface Module (SCI) I/O Registers TXINV — Transmit inversion bit This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit. - 1 = Transmitter output inverted - 0 = Transmitter output not inverted **NOTE:** Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits. M — Mode (character length) bit This read/write bit determines whether SCI characters are eight or nine bits long. (See **Table 14-4**.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit. - 1 = 9-bit SCI characters - 0 = 8-bit SCI characters WAKE — Wakeup condition bit This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit (MSB) position of a received character or an idle condition on the PTE6/RxD pin. Reset clears the WAKE bit. - 1 = Address mark wakeup - 0 = Idle line wakeup ILTY — Idle line type bit This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit. - 1 = Idle character bit count begins after stop bit. - 0 = Idle character bit count begins after start bit. # Serial Communications Interface Module (SCI) PEN — Parity enable bit This read/write bit enables the SCI parity function. (See **Table 14-4**.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See **Figure 14-3**.) Reset clears the PEN bit. 1 = Parity function enabled 0 = Parity function disabled PTY — Parity bit This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See **Table 14-4**.) Reset clears the PTY bit. 1 = Odd parity 0 = Even parity **NOTE:** Changing the PTY bit in the middle of a transmission or reception can generate a parity error. **Table 14-4. Character Format Selection** | C | Control bits | Character format | | | | | | |---|--------------|------------------|--------------|--------|--------------|---------------------|--| | М | PEN:PTY | Start<br>bits | Data<br>bits | Parity | Stop<br>bits | Character<br>length | | | 0 | 0X | 1 | 8 | None | 1 | 10 bits | | | 1 | 0X | 1 | 9 | None | 1 | 11 bits | | | 0 | 10 | 1 | 7 | Even | 1 | 10 bits | | | 0 | 11 | 1 | 7 | Odd | 1 | 10 bits | | | 1 | 10 | 1 | 8 | Even | 1 | 11 bits | | | 1 | 11 | 1 | 8 | Odd | 1 | 11 bits | | Serial Communications Interface Module (SCI) I/O Registers ### 14.8.2 SCI Control Register 2 SCI control register 2: - Enables these CPU interrupt requests: - Enables the SCTE bit to generate transmitter CPU interrupt requests - Enables the TC bit to generate transmitter CPU interrupt requests - Enables the SCRF bit to generate receiver CPU interrupt requests - Enables the IDLE bit to generate receiver CPU interrupt requests - Enables the transmitter - Enables the receiver - Enables SCI wake-up - Transmits SCI break characters Figure 14-8. SCI Control Register 2 (SCC2) SCTIE — SCI transmit interrupt enable bit This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Setting the SCTIE bit in SCC3 enables SCTE CPU interrupt requests. Reset clears the SCTIE bit. - 1 = SCTE enabled to generate CPU interrupt - 0 = SCTE not enabled to generate CPU interrupt MC68HC908MR24 - Rev. 1.0 ## Serial Communications Interface Module (SCI) TCIE — Transmission complete interrupt enable bit This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit. - 1 = TC enabled to generate CPU interrupt requests - 0 = TC not enabled to generate CPU interrupt requests SCRIE — SCI receive interrupt enable bit This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Setting the SCRIE bit in SCC3 enables the SCRF bit to generate CPU interrupt requests. Reset clears the SCRIE bit. - 1 = SCRF enabled to generate CPU interrupt - 0 = SCRF not enabled to generate CPU interrupt ILIE — Idle line interrupt enable bit This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit. - 1 = IDLE enabled to generate CPU interrupt requests - 0 = IDLE not enabled to generate CPU interrupt requests TE — Transmitter enable bit Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the PTF5/TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the PTF5/TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit. - 1 = Transmitter enabled - 0 = Transmitter disabled **NOTE:** Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. Serial Communications Interface Module (SCI) I/O Registers RE — Receiver enable bit Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit. - 1 = Receiver enabled - 0 = Receiver disabled **NOTE:** Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. RWU — Receiver wakeup bit This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit. - 1 = Standby state - 0 = Normal operation SBK — Send break bit Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit. - 1 = Transmit break characters - 0 = No break characters being transmitted **NOTE:** Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK too early causes the SCI to send a break character instead of a preamble. ## Serial Communications Interface Module (SCI) ## 14.8.3 SCI Control Register 3 ### SCI control register 3: - Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted - Enables SCI receiver full (SCRF) - Enables SCI transmitter empty (SCTE) - Enables the following interrupts: - Receiver overrun interrupts - Noise error interrupts - Framing error interrupts - Parity error interrupts Figure 14-9. SCI Control Register 3 (SCC3) #### R8 — Received bit 8 When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit. #### T8 — Transmitted bit 8 When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit. General Release Specification Serial Communications Interface Module (SCI) I/O Registers ORIE — Receiver overrun interrupt enable bit This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR. - 1 = SCI error CPU interrupt requests from OR bit enabled - 0 = SCI error CPU interrupt requests from OR bit disabled NEIE — Receiver noise error interrupt enable bit This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE. - 1 = SCI error CPU interrupt requests from NE bit enabled - 0 = SCI error CPU interrupt requests from NE bit disabled FEIE — Receiver framing error interrupt enable bit This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE. - 1 = SCI error CPU interrupt requests from FE bit enabled - 0 = SCI error CPU interrupt requests from FE bit disabled PEIE — Receiver parity error interrupt enable bit This read/write bit enables SCI receiver CPU interrupt requests generated by the parity error bit, PE. (See 14.8.4 SCI Status Register 1.) Reset clears PEIE. - 1 = SCI error CPU interrupt requests from PE bit enabled - 0 = SCI error CPU interrupt requests from PE bit disabled ## Serial Communications Interface Module (SCI) ## 14.8.4 SCI Status Register 1 SCI status register 1 contains flags to signal these conditions: - Transfer of SCDR data to transmit shift register complete - Transmission complete - Transfer of receive shift register data to SCDR complete - Receiver input idle - Receiver overrun - Noisy data - Framing error - Parity error | Address: | \$003B | | | | | | | | |----------|--------|------------|------|------|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | Write: | R | R | R | R | R | R | R | R | | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserved | i | | | | | | Figure 14-10. SCI Control Register 3 (SCC3) #### SCTE — SCI transmitter empty bit This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit. - 1 = SCDR data transferred to transmit shift register - 0 = SCDR data not transferred to transmit shift register General Release Specification Serial Communications Interface Module (SCI) I/O Registers #### TC — Transmission complete bit This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is cleared automatically when data, preamble, or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit. - 1 = No transmission in progress - 0 = Transmission in progress #### SCRF — SCI receiver full bit This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF. - 1 = Received data available in SCDR - 0 = Data not available in SCDR #### IDLE — Receiver idle bit This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI error CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit. - 1 = Receiver input idle - 0 = Receiver input active or idle since the IDLE bit was cleared # Serial Communications Interface Module (SCI) #### OR — Receiver overrun bit This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit. - 1 = Receive shift register full and SCRF = 1 - 0 = No receiver overrun Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. Figure 14-11 shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2. In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register. ## NF — Receiver noise flag bit This clearable, read-only bit is set when the SCI detects noise on the PTF4/RxD pin. NF generates an NF CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit. - 1 = Noise detected - 0 = No noise detected #### FE — Receiver framing error bit This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit. - 1 = Framing error detected - 0 = No framing error detected Serial Communications Interface Module (SCI) I/O Registers PE — Receiver parity error bit This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates a PE CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit. - 1 = Parity error detected - 0 = No parity error detected Figure 14-11. Flag Clearing Sequence ## Serial Communications Interface Module (SCI) ## 14.8.5 SCI Status Register 2 SCI status register 2 contains flags to signal these conditions: - Break character detected - Incoming data | Address: | \$003C | | | | | | | | |----------|--------|------------|---|---|---|---|-----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | BKF | RPF | | Write: | R | R | R | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserved | d | | | | | | Figure 14-12. SCI Status REgister 2 (SCS2) #### BKF — Break flag bit This clearable, read-only bit is set when the SCI detects a break character on the PTF4/RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the PTF4/RxD pin followed by another break character. Reset clears the BKF bit. - 1 = Break character detected - 0 = No break character detected #### RPF —Reception in progress flag bit This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch, or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress. - 1 = Reception in progress - 0 = No reception in progress General Release Specification Serial Communications Interface Module (SCI) I/O Registers ### 14.8.6 SCI Data Register The SCI data register is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register. | Address: | \$003D | | | | | | | | |----------|--------|----|----|-----------|------------|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | | | | Unaffecte | d by reset | | | | Figure 14-13. SCI Data Register (SCDR) R7/T7:R0/T0 — Receive/transmit data bits Reading address \$003D accesses the read-only received data bits, R7:R0. Writing to address \$003D writes the data to be transmitted, T7:T0. Reset has no effect on the SCI data register. ### 14.8.7 SCI Baud Rate Register The baud rate register selects the baud rate for both the receiver and the transmitter. Figure 14-14. SCI Baud Rate Register (SCBR) MC68HC908MR24 — Rev. 1.0 ## Serial Communications Interface Module (SCI) SCP1 and SCP0 — SCI baud rate prescaler bits These read/write bits select the baud rate prescaler divisor as shown in **Table 14-5**. Reset clears SCP1 and SCP0. Table 14-5. SCI Baud Rate Prescaling | SCP1:SCP0 | Prescaler divisor (PD) | |-----------|------------------------| | 00 | 1 | | 01 | 3 | | 10 | 4 | | 11 | 13 | SCR2-SCR0 — SCI baud rate select bits These read/write bits select the SCI baud rate divisor as shown in **Table 14-6**. Reset clears SCR2–SCR0. Table 14-6. SCI Baud Rate Selection | SCR2:SCR1:SCR0 | Baud rate divisor (BD) | |----------------|------------------------| | 000 | 1 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | Use these formula to calculate the SCI baud rate: Baud rate = $$\frac{IT12}{64 \times PD \times BD}$$ where: IT12 = clock source PD = prescaler divisor BD = baud rate divisor **Table 14-7** shows the SCI baud rates that can be generated with a 4.9152-MHz crystal. General Release Specification Serial Communications Interface Module (SCI) I/O Registers **Table 14-7. SCI Baud Rate Selection Examples** | SCP1:SCP0 | Prescaler divisor (PD) | SCR2:SCR1:SCR0 | Baud rate<br>divisor (BD) | Baud rate<br>(f <sub>Bus</sub> = 4.9152 MHz) | |-----------|------------------------|----------------|---------------------------|----------------------------------------------| | 00 | 1 | 000 | 1 | 153,600 | | 00 | 1 | 001 | 2 | 76,800 | | 00 | 1 | 010 | 4 | 38,400 | | 00 | 1 | 011 | 8 | 19,200 | | 00 | 1 | 100 | 16 | 9600 | | 00 | 1 | 101 | 32 | 4800 | | 00 | 1 | 110 | 64 | 2400 | | 00 | 1 | 111 | 128 | 1200 | | 01 | 3 | 000 | 1 | 51,200 | | 01 | 3 | 001 | 2 | 25,600 | | 01 | 3 | 010 | 4 | 12,800 | | 01 | 3 | 011 | 8 | 6400 | | 01 | 3 | 100 | 16 | 3200 | | 01 | 3 | 101 | 32 | 1600 | | 01 | 3 | 110 | 64 | 800 | | 01 | 3 | 111 | 128 | 400 | | 10 | 4 | 000 | 1 | 38,400 | | 10 | 4 | 001 | 2 | 19,200 | | 10 | 4 | 010 | 4 | 9600 | | 10 | 4 | 011 | 8 | 4800 | | 10 | 4 | 100 | 16 | 2400 | | 10 | 4 | 101 | 32 | 1200 | | 10 | 4 | 110 | 64 | 600 | | 10 | 4 | 111 | 128 | 300 | | 11 | 13 | 000 | 1 | 11,816 | | 11 | 13 | 001 | 2 | 5908 | | 11 | 13 | 010 | 4 | 2954 | | 11 | 13 | 011 | 8 | 1478 | | 11 | 13 | 100 | 16 | 738 | | 11 | 13 | 101 | 32 | 370 | | 11 | 13 | 110 | 64 | 184 | | 11 | 13 | 111 | 128 | 92 | MC68HC908MR24 — Rev. 1.0 Serial Communications Interface Module (SCI) # General Release Specification — MC68HC908MR24 # Section 15. Input/Output (I/O) Ports ## 15.1 Contents | 15.2 Int | roduction330 | |----------|---------------------------| | 15.3 Po | ort A | | 15.3.1 | Port A Data Register | | 15.3.2 | Data Direction Register A | | 15.4 Po | rt B | | 15.4.1 | Port B Data Register | | 15.4.2 | Data Direction Register B | | 15.5 Po | rt C | | 15.5.1 | Port C Data Register | | 15.5.2 | Data Direction Register C | | 15.6 Po | ort D | | 15.7 Po | rt E | | 15.7.1 | Port E Data Register | | 15.7.2 | Data Direction Register E | | 15.8 Po | rt F | | 15.8.1 | Port F Data Register | | 15.8.2 | Data Direction Register F | ## Input/Output (I/O) Ports ### 15.2 Introduction Thirty-seven bidirectional input-output (I/O) pins and seven input pins form eight parallel ports. All I/O pins are programmable as inputs or outputs. NOTE: Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------------------------------------|-----------------|-----------------------|----------|---------|-----------|------------|----------|-------|-------| | \$0000 | Port A Data Register<br>(PTA) | Read:<br>Write: | PTA7 | PTA6 | PTA5 | PTA4 | PTA3 | PTA2 | PTA1 | PTA0 | | | | Reset: | | | | Unaffecte | d by reset | | | | | \$0001 | Port B Data Register<br>(PTB) | Read:<br>Write: | PTB7 | PTB6 | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0 | | | | Reset: | | | | Unaffecte | d by reset | | | | | | Part C Data Degister | Read: | 0 | PTC6 | PTC5 | PTC4 | PTC3 | PTC2 | PTC1 | PTC0 | | \$0002 | Port C Data Register<br>(PTC) | Write: | R | | | | | | | | | | , , | | : Unaffected by reset | | | | | | | | | | | Read: | 0 | PTD6 | PTD5 | PTD4 | PTD3 | PTD2 | PTD1 | PTD0 | | \$0003 | Port D Data Register<br>(PTD) | Write: | R | R | R | R | R | R | R | R | | | ( '-/ | Reset: | | | | Unaffecte | d by reset | | | | | \$0004 | Data Direction Register A<br>(DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0005 | Data Direction Register B<br>(DDRB) | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | · | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimpl | emented | | R | = Reserv | ed | | Figure 15-1. I/O Port Register Summary General Release Specification Input/Output (I/O) Ports Introduction | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------------------------------------|-----------------|----------------------------|-------|--------------|-----------|------------|-------|-------|---------| | | | | 0 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | \$0006 | Data Direction Register C<br>(DDRC) | Write: | R | DDRCO | DDRC3 | DDRC4 | DDRC3 | DDRCZ | DDROT | DDRCU | | | , , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0007 | Data Direction RegisterD<br>(DDRD) | Write: | R | R | R | R | R | R | R | R | | | (==:=) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0008 | Port E Data Register<br>(PTE) | Read:<br>Write: | PTE7 | PTE6 | PTE5 | PTE4 | PTE3 | PTE2 | PTE1 | PTE0 | | | | Reset: | | | | Unaffecte | d by reset | | | | | | D 15D 1 D 11 | Read: | 0 | 0 | PTF5 | PTF4 | PTF3 | PTF2 | PTF1 | PTF0 | | \$0009 | Port F Data Register<br>(PTF) | Write: | R | R | | | | | | | | | | Reset: | Reset: Unaffected by reset | | | | | | | | | \$000A | Unimplemented | | | | | | | | | | | \$000B | Unimplemented | | | | | | | | | | | \$000C | Data Direction Register E<br>(DDRE) | Read:<br>Write: | DDRE7 | DDRE6 | DDRE5 | DDRE4 | DDRE3 | DDRE2 | DDRE1 | DDRE0 | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | DDRF5 | DDRF4 | DDRF3 | DDRF2 | DDRF1 | DDRF0 | | \$000D | Data Direction Register F<br>(DDRF) | Write: | R | R | סטונו ט | DUKF4 | חשערט | טטארצ | טטארו | טטווו ט | | | · , | Reset: | | | 0 | 0 | 0 | 0 | 0 | 0 | | | | | = Unimplemented | | R = Reserved | | | | | | Figure 15-1. I/O Port Register Summary (Continued) ## Input/Output (I/O) Ports #### 15.3 Port A Port A is an 8-bit, general-purpose, bidirectional I/O port. #### 15.3.1 Port A Data Register The port A data register contains a data latch for each of the eight port A pins. Figure 15-2. Port A Data Register (PTA) #### PTA[7:0] — Port A data bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. #### 15.3.2 Data Direction Register A Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. Figure 15-3. Data Direction Register A (DDRA) DDRA[7:0] — Data direction register A bits These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 15-4 shows the port A I/O logic. Figure 15-4. Port A I/O Circuit MC68HC908MR24 - Rev. 1.0 ## Input/Output (I/O) Ports When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 15-1** summarizes the operation of the port A pins. **Table 15-1. Port A Pin Functions** | DDRA<br>bit | PTA Bit | I/O pin<br>mode | Accesses<br>to DDRA | Accesse | s to PTA | |-------------|------------------|----------------------------|---------------------|----------|-------------------------| | ) Dit | i mode | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRA[7:0] | PTA[7:0] | PTA[7:0] | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. Input/Output (I/O) Ports Port B #### 15.4 Port B Port B is an 8-bit general-purpose bidirectional I/O port that shares its pins with the analog-to-digital convertor (ADC) module. #### 15.4.1 Port B Data Register The port B data register contains a data latch for each of the eight port B pins. Figure 15-5. Port B Data Register (PTB) ### PTB[7:0] — Port B data bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. ## Input/Output (I/O) Ports ### 15.4.2 Data Direction Register B Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 15-6. Data Direction Register B (DDRB) DDRB[7:0] — Data direction register B bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 15-7 shows the port B I/O logic. Figure 15-7. Port B I/O Circuit General Release Specification Input/Output (I/O) Ports Port B When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 15-2** summarizes the operation of the port B pins. **Table 15-2. Port B Pin Functions** | DDRB<br>bit | PTB bit | I/O pin mode | Accesses<br>to DDRB | Accesses to PTB | | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------|--| | Dit | | | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB[7:0] | Pin | PTB[7:0] <sup>(3)</sup> | | | 1 | Х | Output | DDRB[7:0] | PTB[7:0] | PTB[7:0] | | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. ## Input/Output (I/O) Ports #### 15.5 Port C Port C is a 7-bit general-purpose bidirectional I/O port that shares two of its pins with the analog-to-digital convertor module (ADC). #### 15.5.1 Port C Data Register The port C data register contains a data latch for each of the seven port C pins. Figure 15-8. Port C Data Register (PTC) ## PTC[6:0] — Port C data bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. #### 15.5.2 Data Direction Register C Data direction register C determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer. Figure 15-9. Data Direction Register C (DDRC) DDRC[6:0] — Data direction register C bits These read/write bits control port C data direction. Reset clears DDRC[6:0], configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 15-10 shows the port C I/O logic. Figure 15-10. Port C I/O Circuit MC68HC908MR24 — Rev. 1.0 ## Input/Output (I/O) Ports When bit DDRCx is a logic 1, reading address \$0002 reads the PTCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 15-3** summarizes the operation of the port C pins. **Table 15-3. Port C Pin Functions** | DDRC<br>bit | PTC bit | I/O pin mode | Accesses<br>to DDRC | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | |-------------|------------------|----------------------------|---------------------|----------------------------------------|-------------------------|--| | | | | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRC[6:0] | Pin | PTC[6:0] <sup>(3)</sup> | | | 1 | Х | Output | DDRC[6:0] | PTC[6:0] | PTC[6:0] | | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. Input/Output (I/O) Ports Port D #### 15.6 Port D Port D is a 7-bit, input-only port that shares its pins with the pulse width modulator for motor control module (PMC). The port D data register contains a data latch for each of the seven port pins. Figure 15-11. Port D Data Register (PTD) PTD[6:0] — Port D data bits These read/write bits are software programmable. Reset has no effect on port D data. Figure 15-12 shows the port D input logic. Figure 15-12. Port D Input Circuit Reading address \$0003 reads the voltage level on the pin. **Table 15-4** summarizes the operation of the port D pins. MC68HC908MR24 - Rev. 1.0 ## Input/Output (I/O) Ports | Table | 15-4 | Port D | Pin | <b>Functions</b> | |-------|-------|----------|---------|------------------| | IUDIC | 19 7. | 1 01 6 6 | , , ,,, | i unchons | | PTD bit | Pin mode | Accesses to PTD | | | | |------------------|----------------------------|-----------------|-------------------------|--|--| | PIDBIT | riii iiioue | Read | Write | | | | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | Pin | PTD[6:0] <sup>(3)</sup> | | | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. #### 15.7 Port E Port E is an 8-bit, special function port that shares five of its pins with the timer interface module (TIM) and two of its pins with the serial communications interface module (SCI). #### 15.7.1 Port E Data Register The port E data register contains a data latch for each of the eight port E pins. Figure 15-13. Data Direction Register B (DDRB) PTE[7:0] — Port E data bits PTE[7:0] are read/write, software-programmable bits. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. **NOTE:** Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the TIMA or TIMB. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. General Release Specification #### 15.7.2 Data Direction Register E Data direction register E determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. Figure 15-14. Data Direction Register 3 (DDRE) DDRE[7:0] — Data direction register E bits These read/write bits control port E data direction. Reset clears DDRE[7:0], configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. Figure 15-15 shows the port E I/O logic. Figure 15-15. Port E I/O Circuit MC68HC908MR24 — Rev. 1.0 ## Input/Output (I/O) Ports When bit DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 15-5** summarizes the operation of the port E pins. Table 15-5. Port E Pin Functions | DDRE<br>bit | PTE<br>bit | I/O pin mode | Accesses<br>to DDRE | Accesses to PTE | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE[7:0] | Pin | PTE[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRE[7:0] | PTE[7:0] | PTE[7:0] | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. Input/Output (I/O) Ports Port F #### 15.8 Port F Port F is a 6-bit special function port that shares four of its pins with the serial peripheral interface module (SPI) and two pins with the serial communications interface (SCI). #### 15.8.1 Port F Data Register The port F data register contains a data latch for each of the six port F pins. Figure 15-16. Port F Data Register (PTF) #### PTF[5:0] — Port F data bits These read/write bits are software programmable. Data direction of each port F pin is under the control of the corresponding bit in data direction register F. Reset has no effect on PTF[5:0]. #### **NOTE:** Data direction register F (DDRF) does not affect the data direction of port F pins that are being used by the SPI or SCI module. However, the DDRF bits always determine whether reading port F returns the states of the latches or the states of the pins. ## Input/Output (I/O) Ports ### 15.8.2 Data Direction Register F Data direction register F determines whether each port F pin is an input or an output. Writing a logic 1 to a DDRF bit enables the output buffer for the corresponding port F pin; a logic 0 disables the output buffer. Figure 15-17. Data Direction Register F (DDRF) DDRF[5:0] — Data direction register F bits These read/write bits control port F data direction. Reset clears DDRF[5:0], configuring all port F pins as inputs. - 1 = Corresponding port F pin configured as output - 0 = Corresponding port F pin configured as input **NOTE:** Avoid glitches on port F pins by writing to the port F data register before changing data direction register F bits from 0 to 1. Figure 15-18 shows the port F I/O logic. Figure 15-18. Port F I/O Circuit General Release Specification Input/Output (I/O) Ports Port F When bit DDRFx is a logic 1, reading address \$0009 reads the PTFx data latch. When bit DDRFx is a logic 0, reading address \$0009 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 15-6** summarizes the operation of the port F pins. **Table 15-6. Port F Pin Functions** | DDRF<br>bit | PTF<br>bit | I/O pin mode | Accesses<br>to DDRF | Accesses to PTF | | |-------------|------------------|----------------------------|---------------------|-----------------|-------------------------| | | | | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRF[6:0] | Pin | PTF[6:0] <sup>(3)</sup> | | 1 | Х | Output | DDRF[6:0] | PTF[6:0] | PTF[6:0] | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect input. Input/Output (I/O) Ports ## General Release Specification — MC68HC908MR24 # Section 16. Computer Operating Properly (COP) #### 16.1 Contents | 16.2 | Introduction | |--------|------------------------------| | 16.3 | Functional Description | | 16.4 | I/O Signals | | 16.4.1 | CGMXCLK351 | | 16.4.2 | COPCTL Write | | 16.4.3 | Power-On Reset | | 16.4.4 | Internal Reset352 | | 16.4.5 | Reset Vector Fetch | | 16.4.6 | COPD (COP Disable) | | 16.5 | COP Control Register352 | | 16.6 | Interrupts352 | | 16.7 | Monitor Mode | | 16.8 | Wait Mode | | 16.9 | COP Module During Break Mode | #### 16.2 Introduction This section describes the computer operating properly module (COP, version B), a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by periodically clearing the COP counter. ## **Computer Operating Properly (COP)** ## 16.3 Functional Description Figure 16-1 shows the structure of the COP module. NOTE 1. See 7.4.2 Active Resets from Internal Sources. Figure 16-1. COP Block Diagram Figure 16-2. COP I/O Register Summary General Release Specification Computer Operating Properly (COP) I/O Signals The COP counter is a free-running, 6-bit counter preceded by the 13-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ CGMXCLK cycles. With a 4.9152-MHz crystal, the COP timeout period is 53.3 ms. Writing any value to location \$FFFF before overflow occurs clears the COP counter and prevents reset. A COP reset pulls the RST pin low for 32 CGMXCLK cycles and sets the COP bit in the SIM reset status register (SRSR) (see **7.7.3 SIM Reset Status Register**). NOTE: Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ### 16.4 I/O Signals The following paragraphs describe the signals shown in **Figure 16-1**. #### 16.4.1 CGMXCLK CGMXCLK is the crystal oscillator output signal. CGMXCLK frequency is equal to the crystal frequency. #### 16.4.2 COPCTL Write Writing any value to the COP control register (COPCTL) (see **16.5 COP Control Register**) clears the COP counter and clears bits 12 through 4 of the SIM counter. Reading the COP control register returns the reset vector. #### 16.4.3 Power-On Reset The power-on reset (POR) circuit in the SIM clears the SIM counter 4096 CGMXCLK cycles after power-up. MC68HC908MR24 — Rev. 1.0 ## **Computer Operating Properly (COP)** #### 16.4.4 Internal Reset An internal reset clears the SIM counter and the COP counter. #### 16.4.5 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the SIM counter. #### 16.4.6 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register (CONFIG). (See Section 5. Mask Option Register (MOR).) ## 16.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 16-3. COP Control Register (COPCTL) ## 16.6 Interrupts The COP does not generate CPU interrupt requests. General Release Specification Computer Operating Properly (COP) Monitor Mode ### 16.7 Monitor Mode The COP is disabled in monitor mode when $V_{DD}$ + $V_{HI}$ is present on the $\overline{IRQ1}/V_{PP}$ pin or on the $\overline{RST}$ pin. #### 16.8 Wait Mode The WAIT instruction puts the MCU in low power-consumption standby mode. The COP continues to operate during wait mode. ## 16.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{DD} + V_{HI}$ is present on the $\overline{RST}$ pin. # Computer Operating Properly (COP) ## General Release Specification — MC68HC908MR24 # Section 17. External Interrupt (IRQ) ### 17.1 Contents | 17.2 | Introduction | |------|---------------------------------| | 17.3 | Features | | 17.4 | Functional Description | | 17.5 | IRQ1/V <sub>PP</sub> Pin. | | 17.6 | IRQ Module During Break Mode | | 17.7 | IRQ Status and Control Register | ## 17.2 Introduction This section describes the external interrupt module (INTIRQ1, version A), which supports external interrupt functions. #### 17.3 Features Features of the IRQ module include: - A dedicated external interrupt pin, IRQ1 - Hysteresis buffers ## External Interrupt (IRQ) ## 17.4 Functional Description A logic 0 applied to any of the external interrupt pins can latch a CPU interrupt request. Figure 17-1 shows the structure of the IRQ module. Interrupt signals on the IRQ1 pin are latched into the IRQ1 latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch. - Software clear Software can clear an interrupt latch by writing to the appropriate acknowledge bit in the interrupt status and control register (ISCR). Writing a logic 1 to the ACK1 bit clears the IRQ1 latch. - Reset A reset automatically clears both interrupt latches. Figure 17-1. IRQ Module Block Diagram Figure 17-2. IRQ I/O Register Summary General Release Specification External Interrupt (IRQ) Functional Description The external interrupt pins are falling-edge-triggered and are software-configurable to be both falling-edge and low-level-triggered. The MODE1 bit in the ISCR controls the triggering sensitivity of the IRQ1 pin. When the interrupt pin is edge-triggered only, the interrupt latch remains set until a vector fetch, software clear, or reset occurs. When the interrupt pin is both falling-edge and low-level-triggered, the interrupt latch remains set until both of the following occur: - · Vector fetch, software clear, or reset - Return of the interrupt pin to logic 1 The vector fetch or software clear can occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. When set, the IMASK1 bit in the ISCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. NOTE: The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See Figure 17-3.) # **External Interrupt (IRQ)** Figure 17-3. IRQ Interrupt Flowchart External Interrupt (IRQ) IRQ1 Pin ### 17.5 **IRQ1** Pin A logic 0 on the IRQ1 pin can latch an interrupt request into the IRQ1 latch. A vector fetch, software clear, or reset clears the IRQ1 latch. If the MODE1 bit is set, the IRQ1 pin is both falling-edge-sensitive and low-level-sensitive. With MODE1 set, both of these actions must occur to clear the IRQ1 latch: - Vector fetch, software clear, or reset A vector fetch generates an interrupt acknowledge signal to clear the latch. Software can generate the interrupt acknowledge signal by writing a logic 1 to the ACK1 bit in the interrupt status and control register (ISCR). The ACK1 bit is useful in applications that poll the IRQ1 pin and require software to clear the IRQ1 latch. Writing to the ACK1 bit can also prevent spurious interrupts due to noise. Setting ACK1 does not affect subsequent transitions on the IRQ1 pin. A falling edge that occurs after writing to the ACK1 bit latches another interrupt request. If the IRQ1 mask bit, IMASK1, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ1 pin to logic 1 As long as the IRQ1 pin is at logic 0, the IRQ1 latch remains set. The vector fetch or software clear and the return of the $\overline{IRQ1}$ pin to logic 1 can occur in any order. The interrupt request remains pending as long as the $\overline{IRQ1}$ pin is at logic 0. If the MODE1 bit is clear, the IRQ1 pin is falling-edge-sensitive only. With MODE1 clear, a vector fetch or software clear immediately clears the IRQ1 latch. Use the BIH or BIL instruction to read the logic level on the IRQ1 pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. MC68HC908MR24 — Rev. 1.0 ## External Interrupt (IRQ) ## 17.6 IRQ Module During Break Mode The system integration module (SIM) controls whether the IRQ1 interrupt latch can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear the latches during the break state. (See 7.7.4 SIM Break Flag Control Register.) To allow software to clear the IRQ1 latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latches during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK1 bit in the IRQ status and control register during the break state has no effect on the IRQ latches. (See 17.7 IRQ Status and Control Register.) External Interrupt (IRQ) IRQ Status and Control Register ## 17.7 IRQ Status and Control Register The IRQ status and control register (ISCR) has these functions: - Clears the IRQ1 interrupt latch - Masks IRQ1 interrupt requests - Controls triggering sensitivity of the IRQ1 interrupt pin | Address: | \$003F | | | | | | | | |----------|--------|-----------|---|---|-------|------|--------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | 0 | 0 | 0 | 0 | IRQ1F | 0 | IMASK1 | MODE1 | | Write: | R | R | R | R | INQII | ACK1 | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 17-4. IRQ Status and Control Register (ISCR) ACK1 — IRQ1 interrupt request acknowledge bit Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic 0. Reset clears ACK1. IMASK1 — IRQ1 interrupt mask bit Writing a logic 1 to this read/write bit disables IRQ1 interrupt requests. Reset clears IMASK1. - 1 = IRQ1 interrupt requests disabled - 0 = IRQ1 interrupt requests enabled MODE1 — IRQ1 edge/level select bit This read/write bit controls the triggering sensitivity of the IRQ1 pin. Reset clears MODE1. - $1 = \overline{IRQ1}$ interrupt requests on falling edges and low levels - 0 = IRQ1 interrupt requests on falling edges only IRQ1F — IRQ1 flag This read-only bit acts as a status flag, indicating an IRQ1 event occurred. - 1 = External IRQ1 event occurred - 0 = External IRQ1 event did not occur MC68HC908MR24 - Rev. 1.0 External Interrupt (IRQ) # General Release Specification — MC68HC908MR24 # Section 18. Low-Voltage Inhibit (LVI) #### 18.1 Contents | 18.2 | Introduction | |--------|---------------------------------| | 18.3 | Features | | 18.4 | Functional Description364 | | 18.4.1 | Polled LVI Operation | | 18.4.2 | Forced Reset Operation | | 18.4.3 | False Reset Protection | | 18.4.4 | LVI Trip Selection | | 18.5 | LVI Status and Control Register | | 18.6 | LVI Interrupts | | 18.7 | Wait Mode | ### 18.2 Introduction This section describes the low-voltage inhibit module (LVI42 or LVI45, version A), which monitors the voltage on the $V_{DD}$ pin and can force a reset when the $V_{DD}$ voltage falls to the LVI trip voltage. ### 18.3 Features Features of the LVI module include: - Programmable LVI reset - Programmable power consumption - Digital filtering of V<sub>DD</sub> pin level - Selectable LVI trip voltage MC68HC908MR24 - Rev. 1.0 ## Low-Voltage Inhibit (LVI) ### 18.4 Functional Description **Figure 18-1** shows the structure of the LVI module. The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. The LVI power bit, LVIPWR, enables the LVI to monitor $V_{DD}$ voltage. The LVI reset bit, LVIRST, enables the LVI module to generate a reset when $V_{DD}$ falls below a voltage, $V_{LVRX}$ , and remains at or below that level for nine or more consecutive CGMXCLK. $V_{LVRX}$ and $V_{LVHX}$ are determined by the TRPSEL bit in the LVISCR (see **Figure 18-2**). LVIPWR and LVIRST are in the mask option register (MOR). (See **Section 5. Mask Option Register (MOR).**) Once an LVI reset occurs, the MCU remains in reset until $V_{DD}$ rises above a voltage, $V_{LVRX} + V_{LVHX}$ . $V_{DD}$ must be above $V_{LVRX} + V_{LVHX}$ for only one CPU cycle to bring the MCU out of reset. (See **7.4.2.5 Low-Voltage Inhibit (LVI) Reset.**) The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISCR). An LVI reset also drives the $\overline{RST}$ pin low to provide low-voltage protection to external peripheral devices. (See 21.6 DC Electrical Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ).) Figure 18-1. LVI Module Block Diagram | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|------------------------------------------|----------------|-------|----------|----------|---|---|---|---|-------| | | | Read: LVIOUT 0 | | 0 | TRPSEL - | 0 | 0 | 0 | 0 | 0 | | \$FE0F | LVI Status and Control Register (LVISCR) | Write: | R | R | INFSEL | R | R | R | R | R | | | (2110 011) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | R | = Reserv | red | | | | | | Figure 18-2. LVI I/O Register Summary General Release Specification Low-Voltage Inhibit (LVI) Functional Description ### 18.4.1 Polled LVI Operation In applications that can operate at $V_{DD}$ levels below $V_{LVRX}$ , software can monitor $V_{DD}$ by polling the LVIOUT bit. In the configuration register, the LVIPWR bit must be at logic 0 to enable the LVI module, and the LVIRST bit must be at logic 1 to disable LVI resets. (See **Section 5. Mask Option Register (MOR)**.) TRPSEL in the LVISCR selects $V_{LVRX}$ . ### 18.4.2 Forced Reset Operation In applications that require $V_{DD}$ to remain above $V_{LVRX}$ , enabling LVI resets allows the LVI module to reset the MCU when $V_{DD}$ falls to the $V_{LVRX}$ level and remains at or below that level for nine or more consecutive CPU cycles. In the MOR, the LVIPWR and LVIRST bits must be at logic 0 to enable the LVI module and to enable LVI resets. TRPSEL in the LVISCR selects $V_{LVRX}$ . #### 18.4.3 False Reset Protection The $V_{DD}$ pin level is digitally filtered to reduce false resets due to power supply noise. In order for the LVI module to reset the MCU, $V_{DD}$ must remain at or below $V_{LVRX}$ for nine or more consecutive CPU cycles. $V_{DD}$ must be above $V_{LVRX} + V_{LVHX}$ for only one CPU cycle to bring the MCU out of reset. TRPSEL in the LVISCR selects $V_{LVRX} + V_{LVHX}$ . #### 18.4.4 LVI Trip Selection The TRPSEL bit allows the user to chose between 5% and 10% tolerance when monitoring the supply voltage. The 10% option is enabled out of reset. Writing a logic 1 to TRPSEL will enable 5% option. **NOTE:** The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{LVR1}$ or $V_{LVR2}$ ) may be lower than this. See 21.6 DC Electrical Characteristics ( $V_{DD}$ = 5.0 Vdc $\pm$ 10%). MC68HC908MR24 — Rev. 1.0 ## Low-Voltage Inhibit (LVI) ## 18.5 LVI Status and Control Register The LVI status register flags V<sub>DD</sub> voltages below the V<sub>LVRX</sub> level. | Address: | \$FE0F | | | | | | | | |----------|--------|------------|--------|---|---|---|---|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | LVIOUT | 0 | TRPSEL | 0 | 0 | 0 | 0 | 0 | | Write: | R | R | INFOLL | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserved | | | | | | | Figure 18-3. LVI Satus and Control Register (LVISCR) ### LVIOUT — LVI output bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{LVRX}$ voltage for 32 to 40 CGMXCLK cycles. (See **Table 18-1**.) Reset clears the LVIOUT bit. **Table 18-1. LVIOUT Bit Indication** | $V_{DD}$ | | | | | | |-------------------------------------------|--------------------------------|----------------|--|--|--| | At level: | For number of CGMXCLK cycles: | LVIOUT | | | | | $V_{DD} > V_{LVRX} + V_{LVHX}$ | ANY | 0 | | | | | V <sub>DD</sub> < V <sub>LVRX</sub> | < 32 CGMXCLK CYCLES | 0 | | | | | V <sub>DD</sub> < V <sub>LVRX</sub> | between 32 & 40 CGMXCLK cycles | 0 or 1 | | | | | $V_{DD} < V_{LVRX}$ | > 40 CGMXCLK cycles | 1 | | | | | $V_{LVRX} < V_{DD} < V_{LVRX} + V_{LVHX}$ | ANY | Previous value | | | | TRPSEL — LVI trip select bit This bit selects the LVI trip point. Reset clears this bit. 1 = 5% tolerance. The trip point and recovery point are determined by $V_{LVR2}$ and $V_{LVH2}$ respectively. General Release Specification Low-Voltage Inhibit (LVI) LVI Interrupts 0 = 10% tolerance. The trip point and recovery point are determined by $V_{LVR1}$ and $V_{LVH1}$ respectively. **NOTE:** If LVIRST and LVIPWR are at logic 0, note that when changing the tolerence, LVI reset will be generated if the supply voltage is below the trip point. ## 18.6 LVI Interrupts The LVI module does not generate interrupt requests. ### 18.7 Wait Mode The WAIT instruction puts the MCU in low power-consumption standby mode. With the LVIPWR bit in the configuration register programmed to logic 0, the LVI module is active after a WAIT instruction. With the LVIRST bit in the configuration register programmed to logic 0, the LVI module can generate a reset and bring the MCU out of wait mode. MC68HC908MR24 — Rev. 1.0 Low-Voltage Inhibit (LVI) # General Release Specification — MC68HC908MR24 # Section 19. Analog-to-Digital Converter (ADC) ### 19.1 Contents | 19.1 Contents | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19.2 Introduction | | 19.3 Features | | 19.4 Functional Description .370 19.4.1 ADC Port I/O Pins .371 19.4.2 Voltage Conversion .372 19.4.3 Conversion Time .372 19.4.4 Continuous Conversion .373 19.4.5 Result Justification .373 | | 19.4.6 Monotonicity | | 19.5 Interrupts | | 19.6 Wait Mode | | 19.7I/O Signals | | 19.8 I/O Registers .377 19.8.1 ADC Status and Control Register .378 19.8.2 ADC Data Register High .381 19.8.3 ADC Data Register Low .382 19.8.4 ADC Clock Register .383 | ## 19.2 Introduction This section describes the 10-bit analog-to-digital convertor (ADC). MC68HC908MR24 - Rev. 1.0 ## Analog-to-Digital Converter (ADC) #### 19.3 Features Features of the ADC module include: - 10 channels with multiplexed input - Linear successive approximation - 10-bit resolution, 8-bit accuracy - Single or continuous conversion - Conversion complete flag or conversion complete interrupt - Selectable ADC clock - Left or right justified result. - Left justified sign data mode - High impedance buffered ADC input ### 19.4 Functional Description Ten ADC channels are available for sampling external sources at pins PTC1/ATD9:PTC0/ATD8 and PTB7/ATD7:PTB0/ATD0. To achieve the best possible accuracy, these pins are implemented as input-only pins when the analog-to-digital (A/D) feature is enabled. An analog multiplexer allows the single ADC converter to select one of the 10 ADC channels as ADC voltage IN (ADCVIN). ADCVIN is converted by the successive approximation algorithm. When the conversion is completed, the ADC places the result in the ADC data register, ADRH, and ADRL and sets a flag or generates an interrupt. (See Figure 19-1. ADC Block Diagram.) **NOTE:** DMA section and associated functions are only valid if the MCU has a DMA module. Analog-to-Digital Converter (ADC) Functional Description Figure 19-1. ADC Block Diagram #### 19.4.1 ADC Port I/O Pins PTC1/ATD9:PTC0/ATD8 and PTB7/ATD7:PTB0/ATD0 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port logic when that port is selected by the ADC MUX. The remaining ADC channels/port pins are controlled by the port logic and can be used as general-purpose input/output (I/O) pins. Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a logic 0. MC68HC908MR24 — Rev. 1.0 ## Analog-to-Digital Converter (ADC) ### 19.4.2 Voltage Conversion When the input voltage to the ADC equals $V_{REFH}$ , the ADC converts the signal to \$3FF (full scale). If the input voltage equals $V_{REFL}$ , the ADC converts it to \$000. Input voltages between $V_{REFH}$ and $V_{REFL}$ are straight-line linear conversions. All other input voltages will result in \$3FF if greater than $V_{REFH}$ and \$000 if less than $V_{REFL}$ . NOTE: Input voltage should not exceed the analog supply voltages. See 21.14 Analog-to-Digital Converter (ADC) Characteristics. #### 19.4.3 Conversion Time Conversion starts after a write to the ADSCR. A conversion is between 16 and 17 ADC clock cycles, therefore: Conversion time = $$\frac{16 \text{ to 17 ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time x bus frequency The ADC conversion time is determined by the clock source chosen and the divide ratio selected. The clock source is either the bus clock or CGMXCLK and is selectable by ADICLK located in the ADC Clock Register. For example, if CGMXCLK is 4 MHz and is selected as the ADC input clock source, the ADC input clock /2 prescale is selected and the bus frequency is 8 MHz: Conversion time = $$\frac{16 \text{ to } 17 \text{ ADC cycles}}{4 \text{ MHz/2}} = 8 \text{ to } 8.5 \text{ }\mu\text{s}$$ Number of bus cycles = $8 \mu s \times 8 MHz = 64 to 68 cycles$ **NOTE:** The ADC frequency must be between $f_{ADIC}$ minimum and $f_{ADIC}$ maximum to meet A/D specifications. See 21.14 Analog-to-Digital Converter (ADC) Characteristics. Since an ADC cycle may be comprised of several bus cycles (four in the above example) and the start of a conversion is initiated by a bus cycle write to the ADSCR, from zero to four additional bus cycles may occur General Release Specification Analog-to-Digital Converter (ADC) Functional Description before the start of the initial ADC cycle. This results in a fractional ADC cycle and is represented as the "17th" cycle. #### 19.4.4 Continuous Conversion In the continuous conversion mode, the ADC data registers ADRH and ADRL will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after the first conversion and will stay set for the next several conversions until the next write of the ADC status and control register or the next read of the ADC data register. #### 19.4.5 Result Justification The conversion result may be formatted in four different ways: - Left justified - · Right justified - · Left Justified sign data mode - 8-bit truncation mode All four of these modes are controlled using MODE0 and MODE1 bits located in the ADC control register (ADCR). Left justification will place the eight most significant bits (MSB) in the corresponding ADC data register high, ADRH. This may be useful if the result is to be treated as an 8-bit result where the two least significant bits (LSB), located in the ADC data register low, ADRL, can be ignored. However, you must read ADRL after ADRH or else the interlocking will prevent all new conversions from being stored. Right justification will place only the two MSBs in the corresponding ADC data register high, ADRH, and the eight LSBs in ADC data register low, ADRL. This mode of operation is typically used when a 10-bit unsigned result is desired. MC68HC908MR24 — Rev. 1.0 ## Analog-to-Digital Converter (ADC) Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit result, AD9 located in ADRH, is complemented. This mode of operation is useful when a result, represented as a signed magnitude from mid-scale, is needed. Finally, 8-bit truncation mode will place the eight MSBs in ADC data register low, ADRL. The two LSBs are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present. **NOTE:** Quantization error is affected when only the most significant 8-bits are used as a result. See Figure 19-2. Figure 19-2. 8-Bit Truncation Mode Error Analog-to-Digital Converter (ADC) Interrupts ### 19.4.6 Monotonicity The conversion process is monotonic and has no missing codes. ### 19.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating either CPU or DMA interrupt after each ADC conversion. A CPU interrupt is generated if the COCO/IDMAS bit is at logic 0. If COCO/IDMAS bit is set, a DMA interrupt is generated. The COCO/IDMAS bit is not used as a conversion complete flag when interrupts are enabled. ### 19.6 Wait Mode The WAIT instruction can put the MCU in low power-consumption standby mode. The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH[4:0] in the ADC status and Control Register before executing the WAIT instruction. ## 19.7 I/O Signals The ADC module has 10 input signals that are shared with port B and port C. ## 19.7.1 ADC Analog Power Pin (V<sub>DDAD</sub>) The ADC analog portion uses $V_{DDAD}$ as its power pin. Connect the $V_{DDAD}$ pin to the same voltage potential as $V_{DD}$ . External filtering may be necessary to ensure clean $V_{DDAD}$ for good results. #### **NOTE:** Route $V_{DDAD}$ carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. MC68HC908MR24 — Rev. 1.0 ## Analog-to-Digital Converter (ADC) ## 19.7.2 ADC Analog Ground Pin (V<sub>SSAD</sub>) The ADC analog portion uses $V_{SSAD}$ as its ground pin. Connect the $V_{SSAD}$ pin to the same voltage potential as $V_{SS}$ . ### 19.7.3 ADC Voltage Reference Pin (V<sub>REFH</sub>) $V_{REFH}$ is the power supply for setting the reference voltage $V_{REFH}$ . Connect the $V_{REFH}$ pin to the same voltage potential as $V_{DDAD}$ . There will be a finite current associated with $V_{REFH}$ . See **Section 21. Electrical Specifications**. **NOTE:** Route V<sub>REFH</sub> carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. ### 19.7.4 ADC Voltage Reference Low Pin (V<sub>RFFI</sub>) $V_{REFL}$ is the lower reference supply for the ADC. Connect the $V_{REFL}$ pin to the same voltage potential as $V_{SSAD}$ . There will be a finite current associated with $V_{REFL}$ . See electrical specifications. ### 19.7.5 ADC Voltage In (ADVIN) ADVIN is the input voltage signal from one of the 10 ADC channels to the ADC module. #### 19.7.6 ADC External Connections V<sub>REF</sub> and V<sub>RL</sub> There is both AC and DC current drawn through $V_{RH}$ and $V_{RL}$ loop. The AC current is in the form of current spikes required to supply charge to the capacitor array at each successive approximation step. The DC current flows through the internal resistor string. The best external component to meet both these current demands is a capacitor in the 0.01 $\mu F$ to 1 $\mu F$ range with good high frequency characteristics. This capacitor is connected between $V_{RH}$ and $V_{RL}$ , General Release Specification Analog-to-Digital Converter (ADC) I/O Registers and must be placed as close as possible to the package pins. Resistance in the path is not recommended because the DC current will cause a voltage drop which could result in conversion errors. #### **ANx** Empirical data shows that capacitors from the analog inputs to $V_{RL}$ improve ADC performance. 0.01 $\mu F$ and 0.1 $\mu F$ capacitors with good high-frequency characteristics are sufficient. These capacitors must be placed as close as possible to the package pins. ### Grounding In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies should be at the analog $V_{SS}$ pin. This should be the only ground connection between these supplies if possible. The analog $V_{SS}$ pin makes a good single point ground location. Connect the $V_{REFL}$ pin to the same potential as $V_{SSAD}$ at the single point ground location. ## 19.8 I/O Registers These I/O registers control and monitor operation of the ADC: - ADC status and control register, ADSCR - ADC data registers, ADRH and ARDL - ADC control register, ADCR ## Analog-to-Digital Converter (ADC) ### 19.8.1 ADC Status and Control Register The following paragraphs describe the function of the ADC status and control register. Writing ADSCR aborts the current conversion and initiates a new conversion. Figure 19-3. ADC Status and Control Register (ADSCR) COCO/IDMAS — Conversions complete / interrupt dma select When AIEN bit is a logic 0, the COCO/IDMAS is a read-only bit which is set each time a conversion is completed except in the continuous conversion mode where it is set after the first conversion. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read. If AIEN bit is a logic 1, the COCO/IDMAS is a read/write bit which selects either CPU or DMA to service the ADC interrupt request. Reset clears this bit. - 1 = Conversion completed (AIEN = 0)/DMA interrupt (AIEN = 1) - 0 = Conversion not completed (AIEN = 0)/CPU interrupt (AIEN = 1) #### AIEN — ADC interrupt enable When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled Analog-to-Digital Converter (ADC) I/O Registers ADCO — ADC continuous conversion When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion ADCH[4:0] — ADC channel select bits ADCH4, ADCH3, ADCH2, ADCH1, and ADCH0 form a 5-bit field which is used to select one of (10 user + TBD test channels) ADC channels. The TBD channels are detailed in **Table 19-1**. Take care to prevent switching noise from corrupting the analog signal when simultaneously using a port pin as both an analog and digital input. (See **Table 19-1**.) The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not used. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. The voltage levels supplied from internal reference nodes as specified in **Table 19-1** are used to verify the operation of the ADC converter both in production test and for user applications. # **Analog-to-Digital Converter (ADC)** **Table 19-1. Mux Channel Select** | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | Input select | |-------|-------|-------|-------|-------|-------------------| | 0 | 0 | 0 | 0 | 0 | PTB0/ATD0 | | 0 | 0 | 0 | 0 | 1 | PTB1/ATD1 | | 0 | 0 | 0 | 1 | 0 | PTB2/ATD2 | | 0 | 0 | 0 | 1 | 1 | PTB3/ATD3 | | 0 | 0 | 1 | 0 | 0 | PTB4/ATD4 | | 0 | 0 | 1 | 0 | 1 | PTB5/ATD5 | | 0 | 0 | 1 | 1 | 0 | PTB6/ATD6 | | 0 | 0 | 1 | 1 | 1 | PTB7/ATD7 | | 0 | 1 | 0 | 0 | 0 | PTC0/ATD8 | | 0 | 1 | 0 | 0 | 1 | PTC1/ATD9 | | 0 | 1 | 0 | 1 | 0 | Unused * | | 0 | 1 | 0 | 1 | 1 | Ø | | 0 | 1 | 1 | 0 | 0 | Ø | | 0 | 1 | 1 | 0 | 1 | Ø | | 0 | 1 | 1 | 1 | 0 | Ø | | 0 | 1 | 1 | 1 | 1 | Ø | | 1 | 0 | 0 | 0 | 0 | Ø | | 1 | 1 | 0 | 1 | 0 | Unused * | | 1 | 1 | 0 | 1 | 1 | Reserved ** | | 1 | 1 | 1 | 0 | 0 | Unused * | | 1 | 1 | 1 | 0 | 1 | $V_{REFH}$ | | 1 | 1 | 1 | 1 | 0 | V <sub>REFL</sub> | | 1 | 1 | 1 | 1 | 1 | [ADC power off] | <sup>\*</sup> If any unused channels are selected, the resulting ADC conversion will be unknown. <sup>\*\*</sup> Used for factory testing. Analog-to-Digital Converter (ADC) I/O Registers ### 19.8.2 ADC Data Register High In left justified mode, this 8-bit result register holds the eight MSBs of the 10-bit result. This register is updated each time an ADC single channel conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. Until ADRL is read, all subsequent ADC results will be lost. | Address: | \$0041 | | | | | | | | |----------|--------|-----------|-----|-----|-----|-----|-----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | Write: | R | R | R | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 19-4. ADC Data Register High (ADRH) Left Justified Mode In right justified mode, this 8-bit result register holds the two MSBs of the 10-bit result. All other bits read as 0. This register is updated each time a single channel ADC conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. Until ADRL is read, all subsequent ADC results will be lost. Figure 19-5. ADC Data Register High (ADRH) Right Justified Mode MC68HC908MR24 - Rev. 1.0 ## Analog-to-Digital Converter (ADC) ### 19.8.3 ADC Data Register Low In left justified mode, this 8-bit result register holds the two LSBs of the 10-bit result. All other bits read as 0. This register is updated each time a single channel ADC conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. Until ADRL is read all subsequent ADC results will be lost. | Address: | \$0042 | | | | | | | | |----------|--------|-----------|---|---|---|---|---|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | AD1 | AD0 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | R | R | R | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 19-6. ADC Data Register Low (ADRL) Left Justified Mode In right justified mode, this 8-bit result register holds the eight LSBs of the 10-bit result. This register is updated each time an ADC conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. Until ADRL is read all subsequent ADC results will be lost. Figure 19-7. ADC Data Register Low (ADRL) Right Justified Mode General Release Specification Analog-to-Digital Converter (ADC) I/O Registers In 8-bit mode, this 8-bit result register holds the eight MSBs of the 10-bit result. This register is updated each time an ADC conversion completes. In 8-bit mode, this register contains no interlocking with ADRH. | Address: | \$0042 | | | | | | | | |----------|--------|-----------|-----|-----|-----|-----|-----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | Write: | R | R | R | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R | = Reserve | d | | | | | | Figure 19-8. ADC Data Register Low (ADRL) 8-Bit Mode ### 19.8.4 ADC Clock Register This register selects the clock frequency for the ADC, selects between modes of operation. Figure 19-9. ADC Clock Register (ADCLK) ADIV2:ADIV0 — ADC clock prescaler bits ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 19-2** shows the available clock configurations. The ADC clock should be set to between 500 kHz and 4 MHz. MC68HC908MR24 — Rev. 1.0 ## Analog-to-Digital Converter (ADC) Table 19-2. ADC Clock Divide Ratio | ADIV2 | ADIV1 | ADIV0 | ADC clock rate | |-------|-------|-------|---------------------| | 0 | 0 | 0 | ADC input clock /1 | | 0 | 0 | 1 | ADC input clock /2 | | 0 | 1 | 0 | ADC input clock /4 | | 0 | 1 | 1 | ADC input clock /8 | | 1 | Х | Х | ADC input clock /16 | X = don't care ### ADICLK — ADC input clock select ADICLK selects either bus clock or CGMXCLK as the input clock source to generate the internal ADC clock. Reset selects CGMXCLK as the ADC clock source. If the external clock (CGMXCLK) is equal or greater than 1 MHz, CGMXCLK can be used as the clock source for the ADC. If CGMXCLK is less than 1 MHz, use the PLL-generated bus clock as the clock source. As long as the internal ADC clock is at f<sub>ADIC</sub>, correct operation can be guaranteed. (See 21.14Analog-to-Digital Converter (ADC) Characteristics.) 1 = Internal bus clock 0 = External clock, CGMXCLK $$f_{ADIC} = \frac{CGMXCLK \text{ or bus frequency}}{ADIV[2:0]}$$ MODE1:MODE0 — Modes of result justification MODE1:MODE0 selects between four modes of operation. The manner in which the ADC conversion results will be placed in the ADC data registers is controlled by these modes of operation. Reset returns right-justified mode. 00 = 8-bit truncation mode 01 = Right justified mode 10 = Left justified mode 11 = Left justified sign data mode General Release Specification ### General Release Specification — MC68HC908MR24 # Section 20. Power-On Reset (POR) #### 20.1 Contents | 20.2 | Introduction | 385 | |------|------------------------|-----| | 20.3 | Functional Description | 385 | ### 20.2 Introduction This section describes the POR module (version B). ## 20.3 Functional Description The POR module provides a known, stable signal to the MCU at power-on. This signal tracks $V_{DD}$ until the MCU generates a feedback signal to indicate that it is properly initialized. At this time, the POR drives its output low. The POR is not a brown-out detector, low-voltage detector, or glitch detector. $V_{DD}$ at the POR must go completely to 0 to reset the MCU. To detect power-loss conditions, use a low-voltage inhibit module (LVI) or other suitable circuit. Inputs to the POR\_B20 are SIMINIT and SECZDET from the SIM and FLASH security circuits, respectively. # Power-On Reset (POR) #### NOTES: - 1. PORHI goes high at power-up and is cleared when the SIM sets CNTRCLR. - 2. Signal names are not necessarily accurate. This diagram is for logical illustration only and may not represent actual circuitry. Figure 20-1. POR Block Diagram ## General Release Specification — MC68HC908MR24 # Section 21. Electrical Specifications ### 21.1 Contents | 21.2 | Introduction | |-------|---------------------------------------------------------------------------------------------| | 21.3 | Absolute Maximum Ratings | | 21.4 | Functional Operating Range389 | | 21.5 | Thermal Characteristics | | 21.6 | DC Electrical Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ) 390 | | 21.7 | FLASH Memory Characteristics | | 21.8 | Control Timing ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ )392 | | 21.9 | Serial Peripheral Interface Characteristics $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%) \dots 393$ | | 21.10 | Timer Interface Module Characteristics | | 21.11 | Clock Generation Module Component Specifications396 | | 21.12 | CGM Operating Conditions | | 21.13 | CGM Acquisition/Lock Time Specifications397 | | 21.14 | Analog-to-Digital Converter (ADC) Characteristics398 | ### 21.2 Introduction This section contains electrical and timing specifications. These values are design targets and have not yet been fully tested. ### **Electrical Specifications** ## 21.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. **NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to **21.6 DC Electrical Characteristics** ( $V_{DD}$ = **5.0 Vdc** $\pm$ **10%**) for guaranteed operating conditions. | Characteristic | Symbol | Value | Unit | |-----------------------------------------------------------------------|-------------------|------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +6.0 | V | | Input voltage | V <sub>In</sub> | V <sub>SS</sub> –0.3 to<br>V <sub>DD</sub> +0.3 | V | | Input high voltage | V <sub>HI</sub> | V <sub>DD</sub> + 2 minimum<br>V <sub>DD</sub> + 4 maximum | V | | Maximum current per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I | ± 25 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum current out of V <sub>SS</sub> | I <sub>MVSS</sub> | 100 | mA | | Maximum current Into V <sub>DD</sub> | I <sub>MVDD</sub> | 100 | mA | #### NOTE: 1. Voltages referenced to V<sub>SS</sub>. NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{In}$ and $V_{Out}$ be constrained to the range $V_{SS} \leq (V_{In} \text{ or } V_{Out}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ .) Electrical Specifications Functional Operating Range ## 21.4 Functional Operating Range | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------------------------|-----------------|-------------------------|------| | Operating temperature range (see note) MC68HC908MR24CFU MC68HC908MR24VFU | T <sub>A</sub> | -40 to 85<br>-40 to 105 | °C | | Operating voltage range | V <sub>DD</sub> | 5.0 ± 10% | V | #### NOTES: See Motorola representative for temperature availability. C = Extended temperature range ( $-40 \text{ to } +85 \text{ }^{\circ}\text{C}$ ) V = Automotive temperature range (-40 to +105 °C) ### 21.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |-----------------------------------|------------------|------------------------------------------------------------------------|------| | Thermal resistance,<br>64-pin QFP | $\theta_{JA}$ | 76 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User Determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 \text{ °C})$ | W | | Constant <sup>(2)</sup> | К | $P_{D} \times (T_{A} + 273 \text{ °C}) + P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \theta_{JA})$ | °C | | Maximum junction temperature | T <sub>JM</sub> | 125 | °C | #### NOTES: - 1. Power dissipation is a function of temperature. - 2. K is a constant unique to the device. K can be determined for a known $T_A$ and measured $P_D$ . With this value of K, $P_D$ and $T_J$ can be determined for any value of $T_A$ . ## **Electrical Specifications** ## 21.6 DC Electrical Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ) | Characteristic | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|-----------------------|----------------| | Output high voltage (I <sub>Load</sub> = -2.0 mA) all I/O pins | V <sub>OH</sub> | V <sub>DD</sub> -0.8 | _ | _ | V | | Output low voltage<br>(I <sub>Load</sub> = 1.6mA) all I/O pins | V <sub>OL</sub> | _ | _ | 0.4 | V | | PWM pin output source current (V <sub>OH</sub> = V <sub>DD</sub> -0.8 V) | I <sub>OH</sub> | 7 | _ | 1 | mA | | PWM pin output sink current (V <sub>OL</sub> = 0.8 V) | I <sub>OL</sub> | -20 | _ | _ | mA | | Input high voltage All ports, IRQs, RESET, OSC1 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | $V_{DD}$ | V | | Input low voltage All ports, IRQs, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.3 x V <sub>DD</sub> | V | | V <sub>DD</sub> supply current Run <sup>(3)</sup> Wait <sup>(4)</sup> Quiescent <sup>(5)</sup> | I <sub>DD</sub> | _<br>_<br>_ | _<br>_<br>_ | 40<br>12<br>100 | mA<br>mA<br>μA | | I/O ports hi-Z leakage current | I <sub>IL</sub> | _ | _ | ± 10 | μΑ | | Input current | I <sub>IN</sub> | _ | _ | ± 1 | μΑ | | Capacitance Ports (as input or output) | C <sub>OUT</sub><br>C <sub>IN</sub> | _ | _ | 12<br>8 | pF | | Low-voltage inhibit reset <sup>9</sup> | V <sub>LVR1</sub> | 4.33 | 4.45 | 4.58 | V | | Low-voltage reset/recover hysteresis | V <sub>LVH1</sub> | 50 | 100 | 150 | mV | | Low-voltage inhibit reset | V <sub>LVR2</sub> | 3.95 | _ | 4.2 | V | | Low-voltage reset/recover hysteresis | V <sub>LVH2</sub> | 150 | _ | 250 | mV | | POR re-arm voltage <sup>(6)</sup> * | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(8)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | #### NOTES: - $1.V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25 $^{\circ}\text{C}$ only. - 3.Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{osc}$ = 8.2 MHz). All inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects run $I_{DD}$ ; measured with all modules enabled. - 4.Wait $I_{DD}$ measured using external square wave clock source ( $f_{osc}$ = 8.2 MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects wait $I_{DD}$ ; measured with PLL and LVI enabled. - 5. Quiescent $I_{DD}$ measured with PLL and LVI disengaged, OCS1 grounded, no port pins sourcing current. It is measured through combination of $V_{DD}$ , $V_{DDAD}$ , and $V_{DDA}$ . - 6.Maximum is highest voltage that POR is guaranteed. - 7. Maximum is highest voltage that POR is possible. - 8.If minimum $V_{DD}$ is not reached before the internal POR reset is released, $\overline{RST}$ must be driven low externally until minimum $V_{DD}$ is reached - The low-voltage inhibit reset is software selectable. Refer to Section 18. Low-Voltage Inhibit (LVI). General Release Specification Electrical Specifications FLASH Memory Characteristics ## 21.7 FLASH Memory Characteristics | Characteristic | Symbol/<br>description | Min | Max | Units | |---------------------------------------------------------------------------------|--------------------------------------|------|-------|-------------------------| | FLASH pages per row | | 8 | 8 | Pages | | FLASH bytes per page | | 8 | 8 | Bytes | | FLASH read bus clock frequency | f <sub>READ</sub> <sup>(1)</sup> | 32 K | 8.4 M | Hz | | FLASH charge pump clock frequency (see 4.5 FLASH Charge Pump Frequency Control) | f <sub>PUMP</sub> <sup>(2)</sup> | 1.8 | 2.3 | MHz | | FLASH block/bulk erase time | t <sub>ERASE</sub> | 100 | _ | ms | | FLASH high-voltage kill time | t <sub>KILL</sub> | 200 | _ | μs | | FLASH return to read time | t <sub>HVD</sub> | 50 | _ | μs | | FLASH page program pulses | fls <sub>Pulses</sub> <sup>(3)</sup> | _ | TBD | Pulses | | FLASH page program step size | t <sub>STEP</sub> <sup>(4)</sup> | 1.0 | 1.2 | ms | | FLASH cumulative program time per row between erase cycles | t <sub>ROW</sub> <sup>(5)</sup> | _ | TBD | ms | | FLASH HVEN low to MARGIN high time | t <sub>HVTV</sub> | 50 | _ | μs | | FLASH MARGIN high to PGM low time | t <sub>VTP</sub> | 150 | _ | μs | | FLASH return to read after margin read time | t <sub>Recovery</sub> (6) | 500 | _ | Dummy<br>read<br>cycles | | FLASH row erase endurance <sup>(7)</sup> | | 100 | _ | Cycles | | FLASH row program endurance <sup>(8)</sup> | | 100 | _ | Cycles | | FLASH data retention time <sup>(9)</sup> | | 10 | _ | Years | - 1. f<sub>READ</sub> is defined as the requency range for which the FLASH memory can be read. - 2. fplimp is defined as the charge pump clock frequency required for program, erase, and margin read operations. - 3. fls<sub>Pulses</sub> is defined as the number of pulses used to program the FLASH using the required smart program algorithm. - 4. t<sub>STEP</sub> is defined as the amount of time during one page program cycle that HVEN is held high. - t<sub>ROW</sub> is defined as the cumulative time a row can see the program voltage before the row must be erased before further programming. - 6. t<sub>Recovery</sub> is defined as the minimum number of dummy reads before accurate data is read from the FLASH memory after margin read mode is used. - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase/program cycles. - 8. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase/program cycles. - 9. The FLASH is guaranteed to retain data over the entire temperature range for at least the minimum time specified. MC68HC908MR24 — Rev. 1.0 ## **Electrical Specifications** ## 21.8 Control Timing ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|------------------|------------------------|-----------|------| | Frequency of operation <sup>(2)</sup> Crystal option External clock option <sup>(3)</sup> | f <sub>OSC</sub> | 1<br>dc <sup>(4)</sup> | 8<br>32.8 | MHz | | Internal operating frequency | f <sub>OP</sub> | _ | 8.2 | MHz | | RESET input pulse width low <sup>(5)</sup> | t <sub>IRL</sub> | 50 | _ | ns | #### NOTES: - 1. $V_{SS} = 0$ Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. See 21.8 Control Timing ( $V_{DD}$ = 5.0 Vdc $\pm$ 10%) and 21.9 Serial Peripheral Interface Characteristics ( $V_{DD}$ = 5.0 Vdc $\pm$ 10%) for more information. - 3. No more than 10% duty cycle deviation from 50% - 4. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. **Electrical Specifications** Serial Peripheral Interface Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ) # 21.9 Serial Peripheral Interface Characteristics ( $V_{DD}$ = 5.0 Vdc $\pm$ 10%) | Diagram<br>Number <sup>(2)</sup> | Characteristic | Symbol | Min | Max | Unit | |----------------------------------|---------------------------------------------------------------------|--------------------------------------------|----------------------------|--------------------|------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | f <sub>OP</sub> /128<br>DC | f <sub>OP</sub> /2 | MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>cyc(M)</sub><br>t <sub>cyc(S)</sub> | 2<br>1 | 128<br>— | t <sub>cyc</sub> | | 2 | Enable lead time | t <sub>Lead(S)</sub> | 15 | _ | ns | | 3 | Enable lag time | t <sub>Lag(S)</sub> | 15 | _ | ns | | 4 | Clock (SPCK) high time<br>Master<br>Slave | t <sub>SCKH(M)</sub> | 100<br>50 | | ns | | 5 | Clock (SPCK) low time<br>Master<br>Slave | t <sub>SCKL(M)</sub> | 100<br>50 | | ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub> | 45<br>5 | _ | ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub> | 0<br>15 | | ns | | 8 | Access time, slave <sup>(3)</sup> CPHA = 0 CHPA = 1 | t <sub>A(CP0)</sub><br>t <sub>A(CP1)</sub> | 0 0 | 40<br>20 | ns | | 9 | Disable time, slave <sup>(4)</sup> | t <sub>DIS(S)</sub> | _ | 25 | ns | | 10 | Data valid time after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>∨(M)</sub><br>t <sub>∨(S)</sub> | | 10<br>40 | ns | #### NOTES: - All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted; assumes 100 pF load on all SPI pins. - 2. Numbers refer to dimensions in Figure 21-1 and Figure 21-2. - 3. Time to data active from high-impedance state - 4. Hold time to high-impedance state - 5. With 100 pF on all SPI pins MC68HC908MR24 - Rev. 1.0 ## **Electrical Specifications** NOTE: This first clock edge is generated internally, but is not seen at the SCK pin. ### a) SPI Master Timing (CPHA = 0) NOTE: This last clock edge is generated internally, but is not seen at the SCK pin. b) SPI Master Timing (CPHA = 1) Figure 21-1. SPI Master Timing General Release Specification Electrical Specifications Serial Peripheral Interface Characteristics ( $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ ) NOTE: Not defined but normally MSB of character just received. #### a) SPI Slave Timing (CPHA = 0) NOTE: Not defined but normally LSB of character previously transmitted. b) SPI Slave Timing (CPHA = 1) Figure 21-2. SPI Slave Timing MC68HC908MR24 — Rev. 1.0 # **Electrical Specifications** ### 21.10 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|------------------------------------|--------------------------|-----|------| | Input capture pulse width | t <sub>TIH</sub> ,t <sub>TIL</sub> | 125 | _ | ns | | Input clock pulse width | t <sub>TCH</sub> ,t <sub>TCL</sub> | (1/f <sub>OP</sub> ) + 5 | _ | ns | ## 21.11 Clock Generation Module Component Specifications | Characteristic | Symbol | Min | Тур | Max | Notes | |----------------------------|------------------|-----|---------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------| | Crystal load capacitance | C <sub>L</sub> | _ | _ | _ | Consult crystal manufacturing data | | Crystal fixed capacitance | C <sub>1</sub> | _ | 2*C <sub>L</sub> | _ | Consult crystal manufacturing data | | Crystal tuning capacitance | C <sub>2</sub> | _ | 2*C <sub>L</sub> | _ | Consult crystal manufacturing data | | Feedback bias resistor | R <sub>B</sub> | _ | 22 MΩ | | | | Series resistor | R <sub>S</sub> | 0 | 330 kΩ | 1 ΜΩ | Not required | | Filter capacitor | C <sub>F</sub> | _ | C <sub>FACT</sub> *<br>(V <sub>DDA</sub> /f <sub>XCLK</sub> ) | | | | Bypass capacitor | C <sub>BYP</sub> | _ | 0.1 μF | _ | C <sub>BYP</sub> must provide low AC impedance from $f = f_{XCLK}/100 \text{ to } 100^*f_{VCLK},$ so series resistance must be considered. | # 21.12 CGM Operating Conditions | Characteristic | Symbol | Min | Тур | Max | |--------------------------------|-------------------|---------------------|------------|---------------------| | Crystal reference frequency | f <sub>XCLK</sub> | 1 MHz | _ | 8 MHz | | Range nominal multiplier | f <sub>NOM</sub> | _ | 4.9152 MHz | _ | | VCO center-of-range frequency | f <sub>VRS</sub> | 4.9152 MHz | _ | 32.8 MHz | | VCO frequency multiplier | N | 1 | _ | 15 | | VCO center of range multiplier | L | 1 | _ | 15 | | VCO operating frequency | f <sub>VCLK</sub> | f <sub>VRSMIN</sub> | _ | f <sub>VRSMAX</sub> | General Release Specification Electrical Specifications CGM Acquisition/Lock Time Specifications # 21.13 CGM Acquisition/Lock Time Specifications | Description | Symbol | Min | Тур | Max | Notes | |-----------------------------------------------------------|--------------------|-------------------------------------|-------------------------------------------------------------------|---------------------------------------------|-------------------------------------| | Filter capacitor multiply factor | C <sub>FACT</sub> | _ | 0.0154 | _ | F/sV | | Acquisition mode time factor | K <sub>ACQ</sub> | _ | 0.1135 | _ | V | | Tracking mode time factor | K <sub>TRK</sub> | _ | 0.0174 | _ | V | | Manual mode time to stable | t <sub>ACQ</sub> | _ | (8*V <sub>DDA</sub> )/<br>(f <sub>X CLK</sub> *K <sub>ACQ)</sub> | _ | If C <sub>F</sub> chosen correctly. | | Manual stable to lock time | t <sub>AL</sub> | _ | (4*V <sub>DDA</sub> )/<br>(f <sub>X CLK</sub> *K <sub>TRK</sub> ) | ı | If C <sub>F</sub> chosen correctly. | | Manual acquisition time | t <sub>Lock</sub> | _ | t <sub>ACQ</sub> +t <sub>AL</sub> | 1 | | | Tracking mode entry frequency tolerance | $\Delta_{TRK}$ | 0 | _ | 3.6% | | | Acquisition mode entry frequency tolerance | $\Delta_{\sf ACQ}$ | 6.3% | _ | 7.2% | | | Lock entry frequency tolerance | $\Delta_{Lock}$ | 0 | _ | 0.9% | | | Lock exit frequency tolerance | $\Delta_{UNL}$ | 0.9% | _ | 1.8% | | | Reference cycles per acquisition mode measurement | n <sub>ACQ</sub> | _ | 32 | _ | | | Reference cycles per tracking mode measurement | n <sub>TRK</sub> | _ | 128 | _ | | | Automatic mode time to stable | t <sub>ACQ</sub> | n <sub>ACQ</sub> /f <sub>XCLK</sub> | (8*V <sub>DDA</sub> )/<br>(f <sub>X CLK</sub> *K <sub>ACQ)</sub> | _ | If C <sub>F</sub> chosen correctly. | | Automatic stable to lock time | t <sub>AL</sub> | n <sub>TRK</sub> /f <sub>XCLK</sub> | (4*V <sub>DDA</sub> )/<br>(f <sub>X CLK</sub> *K <sub>TRK</sub> ) | _ | If C <sub>F</sub> chosen correctly. | | Automatic lock time | t <sub>Lock</sub> | _ | t <sub>ACQ</sub> +t <sub>AL</sub> | _ | | | PLL jitter (deviation of average bus frequency over 2 ms) | f <sub>J</sub> | 0 | _ | (f <sub>CRYS</sub> )<br>*(0.025%)<br>*(N/4) | N = VCO freq.<br>mult. (GBNT) | MC68HC908MR24 - Rev. 1.0 # **Electrical Specifications** # 21.14 Analog-to-Digital Converter (ADC) Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | Notes | |----------------------------------------------|-------------------|-------------------|-----|-------------------|-------------------------|--------------------------------------------------------------------------------------------------------| | Supply voltage | V <sub>DDAD</sub> | 4.5 | _ | 5.5 | V | V <sub>DDAD</sub> should be tied<br>to the same potential<br>as V <sub>DD</sub> via separate<br>traces | | Input voltages | V <sub>ADIN</sub> | 0 | _ | V <sub>DDAD</sub> | V | V <sub>ADIN</sub> <= V <sub>DDAD</sub> | | Resolution | B <sub>AD</sub> | 10 | _ | 10 | Bits | | | Absolute accuracy | A <sub>AD</sub> | _ | _ | 4 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 500 k | _ | 1.048 M | Hz | $t_{AIC} = 1/f_{ADIC}$ | | Conversion range | R <sub>AD</sub> | V <sub>SSAD</sub> | _ | V <sub>DDAD</sub> | V | | | Power-up time | t <sub>ADPU</sub> | 16 | _ | | t <sub>AIC</sub> cycles | | | Conversion time | t <sub>ADC</sub> | 16 | _ | 17 | t <sub>AIC</sub> cycles | | | Sample time | t <sub>ADS</sub> | 5 | _ | _ | t <sub>AIC</sub> cycles | | | Monotonicity | M <sub>AD</sub> | Guaranteed | | | | | | Zero input reading | Z <sub>ADI</sub> | 000 | _ | 003 | Hex | V <sub>ADIN</sub> = V <sub>SSAD</sub> | | Full-scale reading | F <sub>ADI</sub> | 3FD | _ | 3FF | Hex | $V_{ADIN} = V_{DDAD}$ | | Input capacitance | C <sub>ADI</sub> | _ | _ | 30 | pF | Not tested | | V <sub>REFH</sub> /V <sub>REFL</sub> current | I <sub>VREF</sub> | _ | 1.6 | _ | mA | | | Absolute accuracy (8-bit truncation mode) | A <sub>AD</sub> | _ | _ | ±1 | LSB | Includes quantization | | Quantization error (8-bit truncation mode) | | _ | | +7/8<br>-1/8 | LSB | | ### General Release Specification — MC68HC908MR24 # Section 22. Mechanical Specifications #### 22.1 Contents | 22.2 | Introduction | 399 | |------|------------------------------|-----| | 22.3 | Plastic Quad Flat Pack (QFP) | 400 | ### 22.2 Introduction This section gives the dimensions of the 64-lead plastic quad flat pack (QFP). The following figure shows the latest package at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - Motorola Mfax - Phone 602-244-6609 - EMAIL rmfax0@email.sps.mot.com - Worldwide Web (wwweb) at http://design-net.com Follow Mfax or Worldwide Web on-line instructions to retrieve the current mechanical specifications. ## **Mechanical Specifications** ### 22.3 Plastic Quad Flat Pack (QFP) #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.3M, 1982. CONTROLLING DIMENSION: MILLIMETER. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - DATUMS A-B AND -D- TO BE DETERMINED AT DATUM PLANE -H-. DIMENSIONS S AND V TO BE DETERMINED AT - SUMENSIONS S AND VIOUS DETERMINED AT SEATING PLANE -C-. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-. 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 13.90 | 14.10 | 0.547 | 0.555 | | | В | 13.90 | 14.10 | 0.547 | 0.555 | | | С | 2.15 | 2.45 | 0.085 | 0.096 | | | D | 0.30 | 0.45 | 0.012 | 0.018 | | | Е | 2.00 | 2.40 | 0.079 | 0.094 | | | F | 0.30 | 0.40 | 0.012 | 0.016 | | | G | 0.80 | BSC | 0.031 BSC | | | | Н | _ | 0.25 | _ | 0.010 | | | J | 0.13 | 0.23 | 0.005 | 0.009 | | | K | 0.65 | 0.95 | 0.026 | 0.037 | | | L | 12.00 | REF | 0.472 REF | | | | M | 5° | 10° | 5° | 10° | | | N | 0.13 | 0.17 | 0.005 | 0.007 | | | Р | 0.40 BSC | | 0.016 BSC | | | | Q | 0° | 7° | 0° | 7° | | | R | 0.13 | 0.30 | 0.005 | 0.012 | | | S | 16.95 | 17.45 | 0.667 | 0.687 | | | T | 0.13 | _ | 0.005 | _ | | | U | 0° | _ | 0° | _ | | | ٧ | 16.95 | 17.45 | 0.667 | 0.687 | | | W | 0.35 | 0.45 | 0.014 | 0.018 | | | Х | 1.6 REF | | 0.063 REF | | | Figure 22-1. MC68HC908MR24FU General Release Specification ## General Release Specification — MC68HC908MR24 # Section 23. Ordering Information ### 23.1 Contents | 31.2 | Introduction | 583 | |------|------------------|-----| | 31.3 | MC Order Numbers | 583 | ### 23.2 Introduction This section contains instructions for ordering the MC68HC908MR24. ### 23.3 MC Order Numbers #### Table 23-1. MC Order Numbers | MC order number <sup>(1)</sup> | Operating temperature range | | |--------------------------------------|------------------------------------------------------------------|--| | MC68HC908MR24CFU<br>MC68HC908MR24VFU | <ul><li>− 40 °C to + 85 °C</li><li>− 40 °C to + 105 °C</li></ul> | | 1. FU = quad flat pack **Ordering Information** ### General Release Specification — MC68HC908MR24 # Glossary - **A** See accumulator (A). - **accumulator (A)** An 8-bit general-purpose register in the CPU08. The CPU08 uses the accumulator to hold operands and results of arithmetic and logic operations. - **acquisition mode** A mode of PLL operation during startup before the PLL locks on a frequency. Also see tracking mode. - address bus The set of wires that the CPU or DMA uses to read and write memory locations. - addressing mode The way that the CPU determines the operand address for an instruction. The M68HC08 CPU has 16 addressing modes. - **ALU** See arithmetic logic unit (ALU). - **arithmetic logic unit (ALU)** The portion of the CPU that contains the logic circuitry to perform arithmetic, logic, and manipulation operations on operands. - **asynchronous** Refers to logic circuits and operations that are not synchronized by a common reference signal. - **baud rate** The total number of bits transmitted per unit of time. - **BCD** See binary-coded decimal (BCD). - binary Relating to the base 2 number system. - **binary number system** The base 2 number system, having two digits, 0 and 1. Binary arithmetic is convenient in digital circuit design because digital circuits have two permissible voltage levels, low and high. The binary digits 0 and 1 can be interpreted to correspond to the two digital voltage levels. MC68HC908MR24 — Rev. 1.0 ### Glossary **binary-coded decimal (BCD)** — A notation that uses 4-bit binary numbers to represent the 10 decimal digits and that retains the same positional structure of a decimal number. For example, 234 (decimal) = 0010 0011 0100 (BCD) bit — A binary digit. A bit has a value of either logic 0 or logic 1. branch instruction — An instruction that causes the CPU to continue processing at a memory location other than the next sequential address. **break module** — A module in the M68HC08 Family. The break module allows software to halt program execution at a programmable point to enter a background routine. breakpoint — A number written into the break address registers of the break module. When a number appears on the internal address bus that is the same as the number in the break address registers, the CPU executes the software interrupt instruction (SWI). **break interrupt** — A software interrupt caused by the appearance on the internal address bus of the same value that is written in the break address registers. **bus** — A set of wires that transfers logic signals. **bus clocks** — There are two bus clocks, IT12 and IT23. These clocks are generated by the CGM and distributed throughout the MCU by the SIM. The frequency of the bus clocks, or operating frequency, is f<sub>OP</sub>. While the frequency of these two clocks is the same, the phase is different. **byte** — A set of eight bits. C — The carry/borrow bit in the condition code register. The CPU08 sets the carry/borrow bit when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow bit (as in bit test and branch instructions and shifts and rotates). **CCR** — See condition code register. General Release Specification - **central processor unit (CPU)** The primary functioning unit of any computer system. The CPU controls the execution of instructions. - **CGM** See clock generator module (CGM). - **clear** To change a bit from logic 1 to logic 0; the opposite of set. - clock A square wave signal used to synchronize events in a computer. - clock generator module (CGM) A module in the M68HC08 Family. The CGM generates a base clock signal from which the system clocks are derived. The CGM may include a crystal oscillator circuit and/or phase-locked loop (PLL) circuit. - comparator A device that compares the magnitude of two inputs. A digital comparator defines the equality or relative differences between two binary numbers. - **computer operating properly module (COP)** A counter module in the M68HC08 Family that resets the MCU if allowed to overflow. - **condition code register (CCR)** An 8-bit register in the CPU08 that contains the interrupt mask bit and five bits that indicate the results of the instruction just executed. - **control bit** One bit of a register manipulated by software to control the operation of the module. - control unit One of two major units of the CPU. The control unit contains logic functions that synchronize the machine and direct various operations. The control unit decodes instructions and generates the internal control signals that perform the requested operations. The outputs of the control unit drive the execution unit, which contains the arithmetic logic unit (ALU), CPU registers, and bus interface. - **COP** See computer operating properly module (COP). - **counter clock** The input clock to the TIM counter. This clock is an output of the prescaler sub-module. The frequency of the counter clock is $f_{TCNT}$ , and the period is $t_{TCNT}$ . - **CPU** See central processor unit (CPU). MC68HC908MR24 - Rev. 1.0 Glossary ### Freescale Semiconductor, Inc. ## **CPU08** — The central processor unit of the M68HC08 Family. - **CPU cycles** A CPU clock cycle is one period of the internal bus-rate clock, f<sub>OP</sub>, normally derived by dividing a crystal oscillator source by two or more so the high and low times will be equal. The length of time required to execute an instruction is measured in CPU clock cycles. - CPU registers Memory locations that are wired directly into the CPU logic instead of being part of the addressable memory map. The CPU always has direct access to the information in these registers. The CPU registers in an M68HC08 are: - A, 8-bit accumulator - H:X, 16-bit index register - SP, 16-bit stack pointer - PC, 16-bit program counter - CCR, condition code register containing the V, H, I, N, Z, and C bits **CSIC** — customer-specified integrated circuit **cycle time** — The period of the operating frequency: $t_{CYC} = 1/f_{OP}$ . - **decimal number system** Base 10 numbering system that uses the digits zero through nine. - direct memory access module (DMA) A M68HC08 Family module that can perform data transfers between any two CPU-addressable locations without CPU intervention. For transmitting or receiving blocks of data to or from peripherals, DMA transfers are faster and more code-efficient than CPU interrupts. - **DMA** See direct memory access module (DMA). - **DMA service request** A signal from a peripheral to the DMA module that enables the DMA module to transfer data. - **duty cycle** A ratio of the amount of time the signal is on versus the time it is off. Duty cycle is usually represented by a percentage. General Release Specification - **EEPROM** Electrically erasable, programmable, read-only memory. A non-volatile type of memory that can be electrically reprogrammed. - **EPROM** Erasable, programmable, read-only memory. A non-volatile type of memory that can be erased by exposure to an ultraviolet light source and then reprogrammed. - **exception** An event such as an interrupt or a reset that stops the sequential execution of the instructions in the main program. - external interrupt module (IRQ) A module in the M68HC08 Family with both dedicated external interrupt pins and port pins that can be enabled as interrupt pins. - **fetch** To copy data from a memory location into the accumulator. - **firmware** Instructions and data programmed into non-volatile memory. - **free-running counter** A device that counts from zero to a predetermined number, then rolls over to zero and begins counting again. - **full-duplex transmission** Communication on a channel in which data can be sent and received simultaneously. - **H** The upper byte of the 16-bit index register (H:X) in the CPU08. - H The half-carry bit in the condition code register of the CPU08. This bit indicates a carry from the low-order four bits of the accumulator value to the high-order four bits. The half-carry bit is required for binary-coded decimal arithmetic operations. The decimal adjust accumulator (DAA) instruction uses the state of the H and C bits to determine the appropriate correction factor. - **hexadecimal** Base 16 numbering system that uses the digits 0 through 9 and the letters A through F. - **high byte** The most significant eight bits of a word. - **illegal address** An address not within the memory map. - **illegal opcode** A non-existent opcode. ### Glossary - I The interrupt mask bit in the condition code register of the CPU08. When I is set, all interrupts are disabled. - index register (H:X) A 16-bit register in the CPU08. The upper byte of H:X is called H. The lower byte is called X. In the indexed addressing modes, the CPU uses the contents of H:X to determine the effective address of the operand. H:X can also serve as a temporary data storage location. - input/output (I/O) Input/output interfaces between a computer system and the external world. A CPU reads an input to sense the level of an external signal and writes to an output to change the level on an external signal. - instructions Operations that a CPU can perform. Instructions are expressed by programmers as assembly language mnemonics. A CPU interprets an opcode and its associated operand(s) and instruction. - interrupt A temporary break in the sequential execution of a program to respond to signals from peripheral devices by executing a subroutine. - interrupt request A signal from a peripheral to the CPU intended to cause the CPU to execute a subroutine. - I/O See input/output (I/0). - **IRQ** See external interrupt module (IRQ). - **jitter** Short-term signal instability. - **latch** A circuit that retains the voltage level (logic 1 or logic 0) written to it for as long as power is applied to the circuit. - **latency** The time lag between instruction completion and data movement. - **least significant bit (LSB)** The rightmost digit of a binary number. - **logic 1** A voltage level approximately equal to the input power voltage $(V_{DD})$ . General Release Specification - **logic 0** A voltage level approximately equal to the ground voltage $(V_{SS})$ . - **low byte** The least significant eight bits of a word. - **low voltage inhibit module (LVI)** A module in the M68HC08 Family that monitors power supply voltage. - **LVI** See low-voltage inhibit module (LVI). - M68HC08 A Motorola family of 8-bit MCUs. - **mark/space** The logic 1/logic 0 convention used in formatting data in serial communication. - mask 1. A logic circuit that forces a bit or group of bits to a desired state. 2. A photomask used in integrated circuit fabrication to transfer an image onto silicon. - **mask option** An optional microcontroller feature that the customer chooses to enable or disable. - mask option register (MOR) An EPROM location containing bits that enable or disable certain MCU features. - **MCU** Microcontroller unit. See microcontroller. - memory location Each M68HC08 memory location holds one byte of data and has a unique address. To store information in a memory location, the CPU places the address of the location on the address bus, the data information on the data bus, and asserts the write signal. To read information from a memory location, the CPU places the address of the location on the address bus and asserts the read signal. In response to the read signal, the selected memory location places its data onto the data bus. - **memory map** A pictorial representation of all memory locations in a computer system. - microcontroller Microcontroller unit (MCU). A complete computer system, including a CPU, memory, a clock oscillator, and input/output (I/O) on a single integrated circuit. ### Glossary - **modulo counter** A counter that can be programmed to count to any number from zero to its maximum possible modulus. - **monitor ROM** A section of ROM that can execute commands from a host computer for testing purposes. - **MOR** See mask option register (MOR). - most significant bit (MSB) The leftmost digit of a binary number. - **multiplexer** A device that can select one of a number of inputs and pass the logic level of that input on to the output. - N The negative bit in the condition code register of the CPU08. The CPU sets the negative bit when an arithmetic operation, logical operation, or data manipulation produces a negative result. - **nibble** A set of four bits (half of a byte). - **object code** The output from an assembler or compiler that is itself executable machine code or is suitable for processing to produce executable machine code. - **opcode** A binary code that instructs the CPU to perform an operation. - open-drain An output that has no pullup transistor. An external pullup device can be connected to the power supply to provide the logic 1 output voltage. - operand Data on which an operation is performed. Usually, a statement consists of an operator and an operand. For example, the operator may be an add instruction, and the operand may be the quantity to be added. - **oscillator** A circuit that produces a constant frequency square wave that is used by the computer as a timing and sequencing reference. - **OTPROM** One-time programmable read-only memory. A non-volatile type of memory that cannot be reprogrammed. - overflow A quantity that is too large to be contained in one byte or one word. - **page zero** The first 256 bytes of memory (addresses \$0000–\$00FF). General Release Specification - parity An error-checking scheme that counts the number of logic 1s in each byte transmitted. In a system that uses odd parity, every byte is expected to have an odd number of logic 1s. In an even parity system, every byte should have an even number of logic 1s. In the transmitter, a parity generator appends an extra bit to each byte to make the number of logic 1s odd for odd parity or even for even parity. A parity checker in the receiver counts the number of logic 1s in each byte. The parity checker generates an error signal if it finds a byte with an incorrect number of logic 1s. - **PC** See program counter (PC). - peripheral A circuit not under direct CPU control. - **phase-locked loop (PLL)** An oscillator circuit in which the frequency of the oscillator is synchronized to a reference signal. - **PLL** See phase-locked loop (PLL). - **pointer** Pointer register. An index register is sometimes called a pointer register because its contents are used in the calculation of the address of an operand and, therefore, points to the operand. - **polarity** The two opposite logic levels, logic 1 and logic 0, which correspond to two different voltage levels, $V_{DD}$ and $V_{SS}$ . - **polling** Periodically reading a status bit to monitor the condition of a peripheral device. - port A set of wires for communicating with off-chip devices. - **prescaler** A circuit that generates an output signal related to the input signal by a fractional scale factor such as 1/2, 1/8, 1/10, etc. - **program** A set of computer instructions that causes a computer to perform a desired operation or operations. - program counter (PC) A 16-bit register in the CPU08. The PC register holds the address of the next instruction or operand that the CPU will use. - **pull** An instruction that copies into the accumulator the contents of a stack RAM location. The stack RAM address is in the stack pointer. ### Glossary - **pullup** A transistor in the output of a logic gate that connects the output to the logic 1 voltage of the power supply. - **pulse-width** The amount of time a signal is on as opposed to being in its off state. - **pulse-width modulation (PWM)** Controlled variation (modulation) of the pulse width of a signal with a constant frequency. - **push** An instruction that copies the contents of the accumulator to the stack RAM. The stack RAM address is in the stack pointer. - **PWM period** The time required for one complete cycle of a PWM waveform. - **PMC** Pulse width modulated motor control module - RAM Random access memory. All RAM locations can be read or written by the CPU. The contents of a RAM memory location remain valid until the CPU writes a different value or until power is turned off. - **RC circuit** A circuit consisting of capacitors and resistors having a defined time constant. - **read** To copy the contents of a memory location to the accumulator. - **register** A circuit that stores a group of bits. - **reserved memory location** A memory location that is used only in special factory test modes. Writing to a reserved location has no effect. Reading a reserved location returns an unpredictable value. - **reset** To force a device to a known condition. - **ROM** Read-only memory. A type of memory that can be read but cannot be changed (written). The contents of ROM must be specified before manufacturing the MCU. - **SCI** See serial communication interface module (SCI). - **serial** Pertaining to sequential transmission over a single line. - **serial communication interface module (SCI)** A module in the M68HC08 Family that supports asynchronous communication. General Release Specification - **serial peripheral interface module (SPI)** A module in the M68HC08 Family that supports synchronous communicaton. - **set** To change a bit from logic 0 to logic 1; opposite of clear. - shift register A chain of circuits that can retain the logic levels (logic 1 or logic 0) written to them and that can shift the logic levels to the right or left through adjacent circuits in the chain. - signed A binary number notation that accommodates both positive and negative numbers. The most significant bit is used to indicate whether the number is positive or negative, normally logic 0 for positive and logic 1 for negative. The other seven bits indicate the magnitude of the number. - **SIM** See system integration module (SIM). - **software** Instructions and data that control the operation of a microcontroller. - **software interrupt (SWI)** An instruction that causes an interrupt and its associated vector fetch. - **SPI** See serial peripheral interface module (SPI). - **stack** A portion of RAM reserved for storage of CPU register contents and subroutine return addresses. - **stack pointer (SP)** A 16-bit register in the CPU08 containing the address of the next available storage location on the stack. - **start bit** A bit that signals the beginning of an asynchronous serial transmission. - **status bit** A register bit that indicates the condition of a device. - **stop bit** A bit that signals the end of an asynchronous serial transmission. ### Glossary - subroutine A sequence of instructions to be used more than once in the course of a program. The last instruction in a subroutine is a return from subroutine (RTS) instruction. At each place in the main program where the subroutine instructions are needed, a jump or branch to subroutine (JSR or BSR) instruction is used to call the subroutine. The CPU leaves the flow of the main program to execute the instructions in the subroutine. When the RTS instruction is executed, the CPU returns to the main program where it left off. - **synchronous** Refers to logic circuits and operations that are synchronized by a common reference signal. - system integration module (SIM) One of a number of modules that handle a variety of control functions in the modular M68HC08 Family. The SIM controls mode of operation, resets and interrupts, and system clock distribution. - **TIM** See timer interface module (TIM). - **timer interface module (TIM)** A module used to relate events in a system to a point in time. - **timer** A module used to relate events in a system to a point in time. - **toggle** To change the state of an output from a logic 0 to a logic 1 or from a logic 1 to a logic 0. - **tracking mode** Mode of low-jitter PLL operation during which the PLL is locked on a frequency. Also see acquisition mode. - **two's complement** A means of performing binary subtraction using addition techniques. The most significant bit of a two's complement number indicates the sign of the number (1 indicates negative). The two's complement negative of a number is obtained by inverting each bit in the number and then adding 1 to the result. - **unbuffered** Utilizes only one register for data; new data overwrites current data. - unimplemented memory location A memory location that is not used. Writing to an unimplemented location has no effect. Reading an unimplemented location returns an unpredictable value. Executing an opcode at an unimplemented location causes an illegal address reset. - V The overflow bit in the condition code register of the CPU08. The CPU08 sets the V bit when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow bit. - **variable** A value that changes during the course of program execution. - **VCO** See voltage-controlled oscillator. - vector A memory location that contains the address of the beginning of a subroutine written to service an interrupt or reset. - **voltage-controlled oscillator (VCO)** A circuit that produces an oscillating output signal of a frequency that is controlled by a dc voltage applied to a control input. - **waveform** A graphical representation in which the amplitude of a wave is plotted against time. - wired-OR Connection of circuit outputs so that if any output is high, the connection point is high. - word A set of two bytes (16 bits). - **write** The transfer of a byte of data from the CPU to a memory location. - **X** The lower byte of the index register (H:X) in the CPU08. - **Z** The zero bit in the condition code register of the CPU08. The CPU08 sets the zero bit when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. Glossary Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.