# **TJA1446**

High-speed CAN transceiver with partial networking and advanced system monitoring

Rev. 1.0 — 16 October 2024

Product data sheet



# 1 General description

The TJA1446 is a high-speed CAN transceiver that provides an interface between a controller area network (CAN) or flexible data rate CAN (CAN FD) protocol controller and the physical two-wire CAN bus. TJA1446 transceivers implement the CAN physical layer as defined in ISO 11898-2:2024 and SAE J2284-1 to SAE J2284-5, making them fully interoperable with high-speed classical CAN and CAN FD transceivers. The TJA1446 was developed in compliance with ISO 26262, achieving ASIL B.

The TJA1446 features very low power consumption in Standby and Sleep modes. It supports CAN partial networking by means of selective wake-up functionality as specified in ISO 11898-2:2024, making the TJA1446 the ideal choice for CAN system implementations where only nodes that are needed are to be activated. Nodes that are not needed for the function being performed can be powered down to minimize system power consumption, even when CAN bus traffic is running.

The TJA1446 includes a comprehensive set of features including two configurable general-purpose I/O pins (GPIO), an SPI for configuration, mode control and diagnostics, a question & answer (Q&A) watchdog with dedicated reset and failsafe/limp home pins and accurate  $V_{IO}$  undervoltage and overvoltage monitoring.

The TJA1446 can be configured to ignore CAN FD frames while waiting for a valid wake-up frame. This additional feature of partial networking, called CAN FD passive, is the perfect fit for networks that support a mix of classical CAN and CAN FD communication.

The TJA1446 comes in three variants:

- TJA1446A supporting 1.8 V  $V_{\rm IO}$  supply and monitoring
- TJA1446B supporting 3.3 V  $V_{IO}$  supply and monitoring
- TJA1446C supporting 5 V  $V_{IO}$  supply and monitoring

# 2 Features and benefits

# 2.1 General

- ISO 11898-2:2024 parameter sets A-B, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant
- · ISO 26262, ASIL B compliant
- · Partial networking capability through selective wake-up functionality
- Q&A watchdog with window and timeout modes
- Configurable general-purpose I/O (GPIO) pins
- · Second RXD and/or TXD pins (RXD2/TXD2), configurable via GPIO
- Direct transmitter on/off control input (TXEN\_N) via GPIO
- Autonomous bus biasing



- Low electromagnetic emission (EME) and high electromagnetic immunity (EMI)
- Qualified according to AEC-Q100 Grade 1
- VIO input for interfacing with 1.8 V, 3.3 V to 5 V microcontrollers
- ListenOnly mode for node diagnosis and failure containment
- DHVQFN18 package (3.0 mm × 4.5 mm) with automatic optical inspection (AOI) capabilities
- Option to disable Sleep mode
- Software Development mode
- Dark green product (halogen free and restriction of hazardous substances (RoHS) compliant)
- Selectable interrupts on RXD; option to signal only wake-up and power-on related interrupts or all interrupts
- 4-byte general-purpose memory
- SPI system reset
- End-of-line microcontroller flashing support through CAN pins
- Selectable WAKE pin filter time

# 2.2 Predictable and fail-safe behavior

- Undervoltage detection on all supply pins with defined behavior below the undervoltage thresholds
- Functionality guaranteed from the undervoltage detection thresholds up to the maximum limiting voltage values
- Transceiver disengages from the bus (high-ohmic) when the battery voltage drops below the Off mode threshold
- Internal biasing of TXD to enable defined fail-safe behavior
- Dedicated failsafe pin, configurable for limp-home or failsafe output functionality
- Dedicated reset pin for triggering and detecting reset events

# 2.3 Low-power management

- Very low-current Standby and Sleep modes, with local and remote wake-up capability
- Local wake-up via the WAKE pin
- Remote wake-up via a wake-up pattern (WUP) or wake-up frame (WUF)
- Configurable CAN wake-up pattern (dom-rec-dom or dom-rec-dom-rec) according to ISO 11898-2:2024.
- Selective wake-up according to ISO 11898-2:2024
- Entire node containing the TJA1446 can be powered down via INH while still supporting local and remote wake-up
- Only  $V_{\text{BAT}}$  is needed to support local and remote wake-up
- Support for pretended networking through low-power ListenOnly mode

# 2.4 Diagnosis and Protection

- Overtemperature diagnosis and protection
- Overvoltage detection with defined behavior on VIO supply pin
- Transmit data (TXD) dominant time-out diagnosis and protection
- Bus dominant failure diagnosis
- Cold start diagnosis (first battery connection)
- High ESD handling capability on the bus pins
- Bus pins and VBAT protected against automotive transients

# 3 Quick reference data

| Symbol                               | Parameter                                      | Conditions                                                                                                           | Min   | Тур | Max   | Unit |
|--------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>BAT</sub>                     | battery supply voltage                         |                                                                                                                      | 4.75  | -   | 40    | V    |
| I <sub>BAT</sub>                     | battery supply current                         | Normal mode or (ListenOnly mode;<br>VBATVCC = 1 or LPL = 0); $V_{BAT} \le 28 \text{ V}$                              | -     | -   | 400   | μA   |
|                                      |                                                | ListenOnly mode; VBATVCC = 0 and LPL = 1; $V_{BAT} \le 28 \text{ V}$                                                 | -     | -   | 525   | μA   |
|                                      |                                                | Sleep or Standby mode; CAN Offline Bias<br>mode; partial networking enabled; T <sub>vj</sub> < 85 °C;<br>VBATVCC = 0 | -     | -   | 450   | μA   |
|                                      |                                                | Sleep mode; CAN Offline mode; $T_{vj}$ < 85 °C; $V_{IO}$ = 0 V                                                       | -     | 12  | 20    | μA   |
|                                      |                                                | Standby mode; CAN Offline mode; T <sub>vj</sub> < 85 °C                                                              | -     | -   | 50    | μA   |
| V <sub>uvd(VBAT)</sub>               | undervoltage detection voltage on pin VBAT     |                                                                                                                      | 4.25  | -   | 4.75  | V    |
| V <sub>CC</sub>                      | supply voltage                                 |                                                                                                                      | 4.5   | -   | 5.5   | V    |
| I <sub>CC</sub>                      | supply current                                 | Normal mode; transmitter dominant                                                                                    | -     | 38  | 60    | mA   |
|                                      |                                                | Normal or (ListenOnly mode and LPL = 0);<br>transmitter recessive                                                    | -     | 6   | 9     | mA   |
|                                      |                                                | ListenOnly mode; LPL = 1; VBATVCC = 1;<br>$T_{vj} < 150 \text{ °C}$                                                  | -     | 90  | 165   | μA   |
|                                      |                                                | ListenOnly mode; LPL = 1; VBATVCC = 0;<br>$T_{vj} < 150 \text{ °C}$                                                  | -     | -   | 30    | μA   |
|                                      | Sleep or Standby mode; T <sub>vj</sub> < 85 °C | -                                                                                                                    | -     | 3   | μA    |      |
| V <sub>uvd(VCC)</sub>                | undervoltage detection voltage on pin VCC      |                                                                                                                      | 4     | -   | 4.5   | V    |
| V <sub>IO</sub>                      | supply voltage                                 |                                                                                                                      | 1.71  | -   | 5.5   | V    |
| I <sub>IO</sub>                      | supply current                                 | Normal or ListenOnly mode (excluding pull-up currents on V <sub>IO</sub> -related pins)                              | -     | -   | 5     | μA   |
|                                      |                                                | Standby or Sleep mode; T <sub>vj</sub> < 85 °C                                                                       | -     | -   | 2     | μA   |
| V <sub>uvd(VIO)</sub>                | undervoltage detection voltage on pin VIO      | Sleep mode                                                                                                           | 1.5   | -   | 1.71  | V    |
| V <sub>uvd(VIO)</sub> <sup>[1]</sup> | undervoltage detection                         | TJA1446A                                                                                                             | 1.62  | -   | 1.692 | V    |
| voltage on p                         | voltage on pin VIO                             | TJA1446B, TJA1446C                                                                                                   | 2.97  | -   | 3.102 | V    |
| V <sub>uvr(VIO)</sub> <sup>[1]</sup> | undervoltage release                           | TJA1446A                                                                                                             | 1.638 | -   | 1.71  | V    |
|                                      | voltage on pin VIO                             | TJA1446B, TJA1446C                                                                                                   | 3.003 | -   | 3.135 | V    |
| V <sub>ovd(VIO)</sub> <sup>[1]</sup> | overvoltage threshold                          | TJA1446A                                                                                                             | 1.89  | -   | 1.98  | V    |
|                                      | voltage on pin VIO                             | TJA1446B                                                                                                             | 3.465 | -   | 3.63  | V    |
|                                      |                                                | TJA1446C                                                                                                             | 5.25  | -   | 5.5   | V    |
| V <sub>ESD</sub>                     | electrostatic discharge voltage                | IEC 61000-4-2 on pins CANH, CANL                                                                                     | -8    | -   | +8    | kV   |
|                                      | 1                                              |                                                                                                                      | 1     |     | 1     |      |

TJA1446 Product data sheet

# **NXP Semiconductors**

# High-speed CAN transceiver with partial networking and advanced system monitoring

| Table 1. Quick reference d | datacontinued |
|----------------------------|---------------|
|----------------------------|---------------|

| Symbol            | Parameter                    | Conditions     | Min | Тур | Мах  | Unit |
|-------------------|------------------------------|----------------|-----|-----|------|------|
| V <sub>CANH</sub> | voltage on pin CANH          | limiting value | -36 | -   | +40  | V    |
| V <sub>CANL</sub> | voltage on pin CANL          | limiting value | -36 | -   | +40  | V    |
| $T_{vj}$          | virtual junction temperature |                | -40 | -   | +150 | °C   |

[1] In all modes except Sleep and Off.

# 4 Ordering information

| Table 2. Ordering | Table 2. Ordering information |                                                              |           |  |  |  |  |
|-------------------|-------------------------------|--------------------------------------------------------------|-----------|--|--|--|--|
| Type number       | Package                       |                                                              |           |  |  |  |  |
|                   | Name                          | Description                                                  | Version   |  |  |  |  |
| TJA1446AHG        | DHVQFN18                      | plastic thermal enhanced very thin small outline package; no | SOT2163-1 |  |  |  |  |
| TJA1446BHG        |                               | leads; 18 terminals; body 3 × 4.5 × 0.85 mm                  |           |  |  |  |  |
| TJA1446CHG        |                               |                                                              |           |  |  |  |  |

#### Table 3. Feature overview of the TJA1446 family

See <u>Section 18</u> for a feature overview of the complete TJA1445x/TJA1446x/TJA1465x/TJA1466x family.

|          | Partial Networking |                |                | V <sub>IO</sub> su    | pply                  |                       | Data r                | ate                    | Specia                      | al featu  | res        |           |              |                                         |                                        |              |
|----------|--------------------|----------------|----------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------------|-----------------------------|-----------|------------|-----------|--------------|-----------------------------------------|----------------------------------------|--------------|
| Device   | Selective wake-up  | CAN FD passive | CAN XL passive | 1.8 V V <sub>IO</sub> | 3.3 V V <sub>IO</sub> | 5.0 V V <sub>IO</sub> | Up to 5 Mbit/s CAN FD | Up to 8 Mbit/s CAN SIC | ISO 26262 ASIL B compliance | GPIO pins | TXEN_N pin | RST_N pin | FSO/LIMP pin | V <sub>iO</sub> undervoltage monitoring | V <sub>IO</sub> overvoltage monitoring | Q&A watchdog |
| TJA1446A | •                  | •              |                | •                     |                       |                       | •                     |                        | •                           | 2         |            | •         | •            | •                                       | •                                      | •            |
| TJA1446B | •                  | •              |                |                       | •                     |                       | •                     |                        | •                           | 2         |            | •         | •            | •                                       | •                                      | •            |
| TJA1446C | •                  | •              |                |                       |                       | •                     | •                     |                        | •                           | 2         |            | •         | •            | •                                       | •                                      | •            |

# 5 Block diagram



# 6 Pinning information

# 6.1 Pinning



# 6.2 Pin description

#### Table 4. Pin description

| Symbol             | Pin | Type <sup>[1]</sup> | Description                                                                                                |
|--------------------|-----|---------------------|------------------------------------------------------------------------------------------------------------|
| TXD                | 1   | I                   | transmit data input                                                                                        |
| GND <sup>[2]</sup> | 2   | G                   | ground                                                                                                     |
| VCC                | 3   | Р                   | supply voltage for CAN transmitter                                                                         |
| RXD                | 4   | 0                   | receive data output                                                                                        |
| VIO                | 5   | Р                   | supply voltage for I/O level adapter                                                                       |
| SDO                | 6   | 0                   | SPI data output                                                                                            |
| INH                | 7   | AO                  | inhibit output for switching external voltage supplies or indicating wake-up from Sleep mode (active-HIGH) |
| LIMPFSO_N          | 8   | AIO                 | limp home fail-safe output (active-LOW)                                                                    |
| RST_N              | 9   | I/O                 | reset input/output (active-LOW)                                                                            |
| SCK                | 10  | I                   | SPI clock input                                                                                            |
| WAKE               | 11  | AI                  | local wake-up input                                                                                        |
| VBAT               | 12  | Р                   | battery supply voltage                                                                                     |
| SDI                | 13  | I                   | SPI data input                                                                                             |
| CANL               | 14  | AIO                 | LOW-level CAN bus line                                                                                     |
| CANH               | 15  | AIO                 | HIGH-level CAN bus line                                                                                    |
| SCSN               | 16  | I                   | SPI chip select input (active-LOW)                                                                         |

# **NXP Semiconductors**

#### High-speed CAN transceiver with partial networking and advanced system monitoring

#### Table 4. Pin description...continued

| Symbol | Pin | Type <sup>[1]</sup> | Description                    |
|--------|-----|---------------------|--------------------------------|
| GPIO1  | 17  | I/O                 | general purpose input/output 1 |
| GPIO2  | 18  | I/O                 | general purpose input/output 2 |

 I: digital input; O: digital output; I/O: digital input/output; AI: analog input; AO: analog output; AIO: analog input/output; P: power supply; G: ground.
 DHVQFN18 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground.

# 7 Functional description

# 7.1 Supply

#### Table 5. Supply description

| Supply pin | Supply           | Description                                                                                                                  |
|------------|------------------|------------------------------------------------------------------------------------------------------------------------------|
| VBAT       | V <sub>BAT</sub> | Main supply for the device, needed for all internal processes; supplies the CAN receivers                                    |
| VCC        | V <sub>CC</sub>  | Supply for the CAN transmitter and for bus biasing                                                                           |
| VIO        | V <sub>IO</sub>  | Supply and reference level for the digital interface pins TXD and RXD, the SPI interface, RST_N, LIMPFSO_N and the GPIO pins |

# 7.2 System operating modes

<u>Table 6</u> contains a summary of the system finite state machine (FSM\_MAIN) operating modes. A mode transition diagram is shown in <u>Figure 3</u>. Mode changes are completed after transition time  $t_{t(moch)}$ . Abbreviations used in the mode transition diagram are defined in <u>Table 7</u>.

| Table 6. FSM_MAIN operating modes |                                                                |  |  |  |  |
|-----------------------------------|----------------------------------------------------------------|--|--|--|--|
| Operating mode                    | Description                                                    |  |  |  |  |
| Off                               | Device is deactivated                                          |  |  |  |  |
| Boot                              | Device loads the configuration                                 |  |  |  |  |
| BootFail                          | Device switches to BootFail mode when booting was unsuccessful |  |  |  |  |
| Check_SNM                         | Device checks the CAN bus status                               |  |  |  |  |
| Reset                             | Device resets the host via the RST_N pin                       |  |  |  |  |
| Standby                           | Device is in the first-level low-power mode with INH active    |  |  |  |  |
| Sleep                             | Device is in the second-level low-power mode with INH inactive |  |  |  |  |
| ListenOnly                        | Device is able to receive CAN data from the bus                |  |  |  |  |
| Normal                            | Device is able to transmit and receive CAN bus traffic         |  |  |  |  |

Table 6. FSM\_MAIN operating modes

| Category                       | Abbreviation                            | Definition                                                                                       |  |  |
|--------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| VBAT pin status                | BAT_UV                                  | $V_{BAT} < V_{uvd(VBAT)}$ for t > t <sub>det(uv)VBAT</sub>                                       |  |  |
|                                | BAT_OK                                  | $V_{BAT} > V_{uvd(VBAT)}$ for t > $t_{rec(uv)VBAT}$                                              |  |  |
| Memory check during boot phase | BOOT_OK                                 | passed internal memory consistency check<br>(takes up to t <sub>startup</sub> )                  |  |  |
|                                | BOOT_FAIL                               | failed internal memory consistency check                                                         |  |  |
| Start-to-Normal mode check     | SNM                                     | CAN bus must remain dominant for t > $t_{t(snm)}$ in Check_SNM mode                              |  |  |
|                                | SNM_CHECK_DONE                          | $t > t_{t(snm)}$ or CAN bus recessive                                                            |  |  |
|                                | NO_SNM                                  | CAN bus detected recessive in CHECK_SNM<br>mode or valid SPI message detected since Boot<br>mode |  |  |
| Wake-up request status         | WAKEUP                                  | valid local or remote wake-up trigger received                                                   |  |  |
|                                | NO_WAKEUP                               | no valid local or remote wake-up trigger received                                                |  |  |
| Wake-up source selection       | WAKESOURCE_SELECTED                     | local (WAKE) and/or remote wake-up source selected                                               |  |  |
| Temperature status             | NO_OVERTEMP                             | T <sub>j</sub> < T <sub>j(sd)rel</sub>                                                           |  |  |
|                                | OVERTEMP                                | $T_j > T_{j(sd)}$                                                                                |  |  |
| Sleep mode control             | SLEEP_ENABLED                           | SLEEPDIS = 0                                                                                     |  |  |
| Mode select                    | MC_NORMAL                               | Normal mode (MC = 1111)                                                                          |  |  |
|                                | MC_STANDBY                              | Standby mode (MC = 0110)                                                                         |  |  |
|                                | SPI_WRITE_SLEEP (see<br>Section 7.12.1) | Sleep mode command (SPI write MC = 0001)                                                         |  |  |
|                                | MC_LISTENONLY                           | ListenOnly mode (MC = 1000)                                                                      |  |  |
| SPI system reset               | SPI_RESET                               | SPI forces system reset (see Section 7.12.2)                                                     |  |  |



Transitions that take priority over all others are indicated with priority 1-3 (encircled number at state exit). All other transitions are mutually exclusive.

The device can enter Normal mode directly (SNM) via a boot sequence after power on or a system reset. To pass the SNM check, the CAN bus must be in dominant state before the main state machine enters

Check\_SNM mode and must remain dominant for at least t > t<sub>t(snm)</sub>. When Normal mode was entered directly after booting, bit SNMS in the system status register is set to 1.

#### 7.2.1 Pin and functional block states per operating mode

| Table 8. Pin state per System operating mode |  |
|----------------------------------------------|--|
| All supplies within operating range.         |  |

| Pin       | Off    | Boot/<br>Check_SNM | BootFail | Reset                                                      | Sleep                                                        | Standby                                                    | Listen<br>Only                 | Normal                         |
|-----------|--------|--------------------|----------|------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|--------------------------------|--------------------------------|
| TXD       | high-Z | high-Z             | high-Z   | pulled<br>HIGH <sup>[1]</sup>                              | pulled<br>HIGH <sup>[1]</sup>                                | pulled<br>HIGH <sup>[1]</sup>                              | pulled<br>HIGH <sup>[1]</sup>  | pulled<br>HIGH <sup>[1]</sup>  |
| RXD       | high-Z | high-Z             | high-Z   | HIGH or<br>LOW when<br>interrupt<br>pending <sup>[2]</sup> | HIGH or<br>LOW when<br>interrupt<br>pending <sup>[2]</sup> . | HIGH or<br>LOW when<br>interrupt<br>pending <sup>[2]</sup> | CAN bus<br>status              | CAN bus<br>status              |
| SDO       | high-Z | high-Z             | high-Z   | high-Z                                                     | high-Z                                                       | high-Z<br>when<br>SCSN<br>HIGH                             | high-Z<br>when<br>SCSN<br>HIGH | high-Z<br>when<br>SCSN<br>HIGH |
| INH       | high-Z | high-Z             | high-Z   | HIGH <sup>[3]</sup>                                        | high-Z                                                       | HIGH <sup>[3]</sup>                                        | HIGH <sup>[3]</sup>            | HIGH <sup>[3]</sup>            |
| LIMPFSO_N | high-Z | LIMPSOC            | LOW      | LIMPSOC                                                    | LIMPSOC                                                      | LIMPSOC                                                    | LIMPSOC                        | LIMPSOC                        |
| RST_N     | LOW    | LOW                | LOW      | LOW                                                        | LOW                                                          | pulled<br>HIGH <sup>[1]</sup>                              | pulled<br>HIGH <sup>[1]</sup>  | pulled<br>HIGH <sup>[1]</sup>  |
| SCK       | high-Z | high-Z             | high-Z   | repeater                                                   | repeater                                                     | repeater                                                   | repeater                       | repeater                       |
| SDI       | high-Z | high-Z             | high-Z   | repeater                                                   | repeater                                                     | repeater                                                   | repeater                       | repeater                       |
| SCSN      | high-Z | high-Z             | high-Z   | pulled<br>HIGH <sup>[1]</sup>                              | pulled<br>HIGH <sup>[1]</sup>                                | pulled<br>HIGH <sup>[1]</sup>                              | pulled<br>HIGH <sup>[1]</sup>  | pulled<br>HIGH <sup>[1]</sup>  |
| GPIO1     | high-Z | high-Z             | high-Z   | GPIO                                                       | GPIO                                                         | GPIO                                                       | GPIO                           | GPIO                           |
| GPIO2     | high-Z | high-Z             | high-Z   | GPIO                                                       | GPIO                                                         | GPIO                                                       | GPIO                           | GPIO                           |

HIGH = driven to V<sub>IO</sub> level, as defined in <u>Table 57</u>.
 Interrupt pending: at least one bit set in one or more interrupt status registers (see <u>Section 7.12.12</u>).
 HIGH = driven to V<sub>BAT</sub> level, as defined in <u>Table 57</u>

| Table 9. Functional state per System operating mode                  |
|----------------------------------------------------------------------|
| All supplies within operating range with no error condition present. |

| Function          | SPI<br>configuration | Off/Boot/Boot<br>Fail/Check_<br>SNM | Reset                              | Sleep                              | Standby                            | ListenOnly                                                       | Normal                                                      |
|-------------------|----------------------|-------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|
| SPI               |                      | off                                 | off                                | off                                | on                                 | on                                                               | on                                                          |
| CAN               |                      | high-Z                              | GND or<br>2.5 V bias<br>(autobias) | GND or<br>2.5 V bias<br>(autobias) | GND or<br>2.5 V bias<br>(autobias) | V <sub>CC</sub> /2 <sup>[1]</sup> bias<br>and receiver<br>active | V <sub>CC</sub> /2 bias and transmitter and receiver active |
| Local wake-<br>up |                      | off                                 | on                                 | on                                 | on                                 | on                                                               | on                                                          |

TJA1446 Product data sheet

| Function   | SPI<br>configuration                | Off/Boot/Boot<br>Fail/Check_<br>SNM | Reset | Sleep | Standby | ListenOnly         | Normal |
|------------|-------------------------------------|-------------------------------------|-------|-------|---------|--------------------|--------|
| CAN wake-  | PNCOK = 0                           | off                                 | on    | on    | on      | off                | off    |
| up         | PNCOK = 1                           | off                                 | off   | off   | off     | off                | off    |
| Partial    | PNCOK = 0                           | off                                 | off   | off   | off     | off                | off    |
| networking | PNCOK = 1                           | off                                 | on    | on    | on      | on                 | on     |
| Watchdog   | SDM = 1                             | off                                 | off   | off   | off     | off                | off    |
|            | SDM = 0<br>WDOFF = 1 <sup>[2]</sup> | off                                 | off   | off   | stopped | window             | window |
|            | SDM = 0<br>WDOFF = 0                | off                                 | off   | off   | timeout | window             | window |
| Overtemp   |                                     | off                                 | off   | off   | off     | off <sup>[3]</sup> | on     |

 Table 9. Functional state per System operating mode...continued

 All supplies within operating range with no error condition present.

[1] 2.5 V when LPL = 1.

[2] WDOFF is set to 0 when an interrupt is pending on RXD in Standby mode.

[3] Overtemperature detection remains active after a transition from Normal mode to ListenOnly mode due to an overtemperature condition.

#### 7.2.2 Local wake-up via the WAKE pin

The device monitors the WAKE pin and can be configured to respond on a rising and/or falling edge:

- A WPR interrupt is generated on a rising edge if WPRE = 1 (see Table 45)
- A WPF interrupt is generated on a falling edge if WPFE = 1 (see <u>Table 45</u>)

A local wake-up request is registered when the logic level on pin WAKE changes and the new level remains stable for at least  $t_{wake}$ .  $t_{wake}$  is configured via bit WFC in <u>Table 44</u>. The WAKE pin status can be read via bit WPS in the System status register (<u>Table 19</u>). The GPIO pins can also be configured as V<sub>IO</sub> level wake pins (see <u>Section 7.10</u>).

# 7.3 Fail-safe operating modes

Depending on the configuration, a single or continuous violation of one or more monitored functions will trigger the device to enter FSM\_FS Fail-safe mode from FSM\_MAIN Reset mode. The following functions are monitored:

- V<sub>IO</sub> undervoltage or overvoltage
- · Incorrect serving of the watchdog
- Reset pin (RST\_N) clamped HIGH during the reset process or clamped LOW at any time
- Reset process timeout (> t<sub>to(rst)</sub>)
- Fail-safe counter overflows

| Operating mode | Description                                                                                                      |
|----------------|------------------------------------------------------------------------------------------------------------------|
| Reset_IDLE     | Reset pin (RST_N) is pulled LOW; waiting for FSM_MAIN to enter Reset mode                                        |
| Reset_INIT     | Reset pin (RST_N) is pulled LOW when the reset process is initiated; reset timeout timer started $(t_{to(rst)})$ |
| Reset_TIM      | Reset pin (RST_N) held low for t <sub>d(rst)</sub>                                                               |

Table 10. FSM\_FS operating modes

TJA1446 Product data sheet

#### Table 10. FSM\_FS operating modes...continued

| Operating mode | Description                                                                                                                                                       |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reset_REL      | Reset process completed and RST_N pin released (set HIGH)                                                                                                         |
| WD_SDM         | The watchdog is off because the device is in Software Development mode                                                                                            |
| WD_ACT         | The watchdog is active                                                                                                                                            |
| WD_RES         | The watchdog timer is reset                                                                                                                                       |
| WD_RES_F       | The watchdog timer is reset after an invalid watchdog trigger or due to a watchdog timer overflow. In this mode, the watchdog fail counter (WDFC) is incremented. |
| Fail-safe      | LIMPFSO_N output enabled and FSCC reset to 0                                                                                                                      |
| INCR_FC        | Increment failure counter                                                                                                                                         |

#### Table 11. State diagram legend

| Category                   | Abbreviation             | Definition                                                                                                               |
|----------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| V <sub>IO</sub> monitoring | VIO_OV_LONG              | $V_{IO} > V_{ovd(VIO)}$ for t > t <sub>det(ov)long</sub>                                                                 |
|                            | VIO_OK                   | $(V_{IO} < V_{ovd(VIO)} \text{ for } t > t_{rec(ov)}) \text{ AND } (V_{IO} > V_{uvd(VIO)} \text{ for } t > t_{rec(uv)})$ |
|                            | VIO_NOK                  | $(V_{IO} < V_{uvd(VIO)} \text{ for } t > t_{det(uv)}) \text{ OR } (V_{IO} > V_{ovd(VIO)} \text{ for } t > t_{det(ov)})$  |
| Interrupt handling         | INTERRUPT_PENDING        | interrupt pending on RXD                                                                                                 |
|                            | NO_INTERRUPT_<br>PENDING | no interrupt pending on RXD                                                                                              |
| RST_N monitoring           | RSTN_HIGH                | $V_{RST_N} > V_{IH(RST_N)}$ for t > t <sub>fltr(rst)</sub>                                                               |
|                            | RSTN_TIMEOUT             | $t > t_{to(rst)}$                                                                                                        |
|                            | RSTN_DELAY               | $t > t_{d(rst)}$                                                                                                         |
|                            | EXT_RSTN_TRIG            | $V_{RST_N} < V_{IL(RST_N)}$ for t > t <sub>fltr(rst)</sub>                                                               |
|                            | RSTN_CHECK_OK            | RST_N HIGH within t <sub>rel(rst)</sub>                                                                                  |
|                            | RSTN_CHECK_NOK           | RST_N LOW after t <sub>rel(rst)</sub>                                                                                    |
| Sleep mode control         | SLEEP_DISABLED           | SLEEPDIS = 1                                                                                                             |
|                            | SLEEP_ENABLED            | SLEEPDIS = 0                                                                                                             |



Transitions that take priority over all others are indicated with priority 1-4 (encircled number at state exit). All other transitions are mutually exclusive.

TJA1446 Product data sheet

When the device enter Normal mode directly (SNM; see <u>Table 7</u>) via a boot sequence after power on or a system reset (see <u>Section 7.2</u>), it also enters Software Development mode (SDM; see <u>Section 7.5.1</u>).

If a valid SPI message was detected after entering SNM and SDM, the transceiver will switch from Reset mode to Standby mode when a reset loop is triggered.

If no valid SPI message was detected after entering SNM and SDM, the transceiver will return from Reset mode to Normal mode when a reset loop is triggered.

# 7.4 CAN operating modes

<u>Table 12</u> contains a summary of the CAN finite state machine (FSM\_CAN) operating modes. A mode transition diagram is shown in <u>Figure 5</u>. Abbreviations used in the mode transition diagram are defined in <u>Table 13</u>.

| Table 12. | CAN | operating | modes |
|-----------|-----|-----------|-------|
|-----------|-----|-----------|-------|

| Operating mode  | Description                                                                                                             |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|
| CAN Off         | The CAN transceiver is off.                                                                                             |
| CAN Offline     | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) on the bus.                        |
| CAN OfflineBias | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) or wake-up frame (WUF) on the bus. |
| CAN ListenOnly  | Only the CAN receiver is active and able to capture a wake-up frame (WUF); the RXD pin reflects the CAN bus status.     |
| CAN Active      | The CAN transceiver is active and able to capture a wake-up frame (WUF).                                                |

#### Table 13. State diagram legend

| Category       | Abbreviation | Definition                                           |  |
|----------------|--------------|------------------------------------------------------|--|
| CAN bus events | BUSSILENCE   | CAN bus idle for t > $t_{to(silence)}$               |  |
|                | WUP          | valid CAN wake-up pattern detected                   |  |
| VCC pin status | VCC_ОК       | $V_{CC} > V_{uvd(VCC)}$ for t > t <sub>rec(uv)</sub> |  |
|                | VCC_UV       | $V_{CC} < V_{uvd(VCC)}$ for t > t <sub>det(uv)</sub> |  |

# **NXP Semiconductors**





State transitions are mutually exclusive. FSM\_MAIN = Off condition overrides any transition triggered at the same time, indicated by '1' (priority 1) in <u>Figure 5</u>.

Low-power ListenOnly mode (LPL = 1; see Figure 5 and Table 21) is intended for Pretended Networking use cases and provides CAN listen-only behavior without a  $V_{CC}$  supply. In this mode, the CAN transmitter is switched off to minimize quiescent current and CAN bus biasing is derived from  $V_{BAT}$  (see Table 14). The receiver operates normally.

### 7.4.1 Functional block state per CAN operating mode

| Block           | SPI<br>configuration | CAN Off | CAN Offline | CAN Offline<br>Bias | CAN Listen<br>Only | CAN Active            |  |
|-----------------|----------------------|---------|-------------|---------------------|--------------------|-----------------------|--|
| CAN transmitter | LPL = 0              | off     | off         | off                 | recessive          | active <sup>[1]</sup> |  |
|                 | LPL = 1              | off     | off         | off                 | off                | active <sup>[1]</sup> |  |
| CAN receiver    |                      | off     | off         | off                 | active             | active                |  |

#### Table 14. Functional block state per CAN operating mode

| Block    | SPI configuration          | CAN Off | CAN Offline | CAN Offline<br>Bias                    | CAN Listen<br>Only                     | CAN Active         |
|----------|----------------------------|---------|-------------|----------------------------------------|----------------------------------------|--------------------|
| CAN bias | VBATVCC = 1                | high-Z  | GND         | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2 |
|          | LPL = 0 and<br>VBATVCC = 0 | high-Z  | GND         | 2.5 V derived<br>from V <sub>BAT</sub> | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2 |
|          | LPL = 1 and<br>VBATVCC = 0 | high-Z  | GND         | 2.5 V derived<br>from V <sub>BAT</sub> | 2.5 V derived<br>from V <sub>BAT</sub> | V <sub>CC</sub> /2 |

 Table 14. Functional block state per CAN operating mode...continued

[1] If GPIOx is configured as TXEN\_N and HIGH, status will be recessive.

#### 7.4.2 CAN wake-up

The TJA1446 supports remote wake-up via a CAN wake-up pattern (WUP) or selective wake-up via a CAN wake-up frame (WUF).

# 7.4.2.1 CAN wake-up pattern (WUP)

The CAN wake-up pattern (WUP) is used for two purposes:

- To activate CAN biasing in CAN Offline mode (transition from CAN offline to CAN OfflineBias)
- To trigger a CAN wake-up event

The following conditions must be met to trigger a wake-up event via a CAN WUP:

- The CAN transceiver is in CAN Offline or CAN OfflineBias mode
- CAN wake-up enabled (CWE = 1)
- CAN wake-up frame detection (WUF) deactivated (CPNC = 0 or PNCOK = 0)

The TJA1446 supports both the standard (ISO 11898-2:2024, section 5.5.4) and the extended (ISO 11898-2:2024, section A.4.1) wake-up patterns (see <u>Figure 6</u> and <u>Figure 7</u>). The WUP is selected via bit CWC in the CAN configuration register (<u>Table 21</u>).

The wake-up pattern consists of:

ISO 11898-2:2024, section 5.5.4, standard WUP

- a dominant phase of at least  $t_{wake(busdom)}$  followed by
- a recessive phase of at least  $t_{\text{wake}(\text{busrec})}$  followed by
- a dominant phase of at least  $t_{wake(busdom)}$

ISO 11898-2:2024, section A.4.1, WUP extension

standard WUP followed by a recessive phase of at least twake(busrec)

Dominant or recessive bits between the phases shorter than  $t_{wake(busdom)}$  or  $t_{wake(busrec)}$ , respectively, are ignored.

The complete wake-up pattern must be received within  $t_{to(wake)bus}$  to be recognized as a valid wake-up pattern (see Figure 6 and Figure 7). Otherwise, the internal wake-up logic is reset. The complete wake-up pattern then needs to be retransmitted to trigger a wake-up event.

# **NXP Semiconductors**

# **TJA1446**







### 7.4.2.2 CAN wake-up frame (WUF)

CAN partial networking through selective wake-up detection allows a device in a CAN network to be selectively woken up in response to a wake-up frame (WUF) on the CAN bus.

Selective wake-up detection uses one of two filtering methods:

- Identifier-only filtering (PNDM = 0)
- Identifier + data length code + data mask filtering (PNDM = 1)

The following conditions must be met to enable CAN WUF functionality:

- CAN biasing needs to be activated (CAN OfflineBias, CAN ListenOnly or CAN Active mode)
- CAN wake-up enabled (CWE = 1)
- CAN partial networking configuration completed (PNCOK = 1)
- CAN partial networking enabled (CPNC = 1)
- No CAN partial networking error detected (CPNERRS = 0)

The PN configuration is defined in the following registers:

- ID registers (Table 34)
- ID mask registers (<u>Table 35</u>)
- Data mask registers (Table 36)
- Frame control register (Table 37)
- Data rate and filter configuration register (Table 38)

Bit PNCOK in the partial networking and CAN configuration register (<u>Table 39</u>) must be set (to 1) to activate the contents of the PN registers. PNCOK is cleared automatically when the contents of any PN register is changed and needs to be set again to load and activate the new configuration.

The arbitration bit rate is selected via bits CDR (see <u>Table 38</u>). CAN bit rates of 50 kbit/s, 100 kbit/s, 125 kbit/s, 250 kbit/s, 500 kbit/s, 667 kbit/s and 1000 kbit/s are supported during selective wake-up.

### 7.4.2.2.1 Identifier matching

The wake-up frame format, standard (11-bit) or extended (29-bit) identifier, is selected via bit IDE in the frame control register (<u>Table 37</u>).

- IDE = 0: standard CBFF (classical base frame format, 11-bit)
- IDE = 1: extended CEFF (classical extended frame format, 29-bit)

A valid WUF identifier is defined and stored in the ID registers (<u>Table 34</u>). An ID mask can be defined to exclude selected bits from being evaluated during WUF detection. The ID mask is defined in the mask registers (<u>Table 35</u>), where a 1 means 'don't care'.

When PNDM = 0, a valid wake-up frame is detected and a wake-up event is captured (CAN wake-up interrupt generated; see <u>Table 48</u>) when:

- the identifier field in the received wake-up frame matches the pattern in the PN ID registers (excluding the masked bits)
- the frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2024 (including CRC and CRC delimiter)

### 7.4.2.2.2 Data field matching

In addition to the identifier field, the data field in the CAN frame is also evaluated during WUF detection when PNDM = 1.

The data field indicates the nodes to be woken up. Within the data field, groups of nodes can be pre-defined and associated with bits in a data mask. By comparing the incoming data field with the data mask, multiple groups of nodes can be woken up simultaneously with a single wake-up message.

The data length code (bits DLC in the frame control register; <u>Table 37</u>) determines the number of data bytes expected (between 0 and 8) in the data field of a CAN wake-up frame. If one or more data bytes are expected (DLC  $\neq$  0000), at least one bit in the data field of the received wake-up frame must be set to 1 and at least one equivalent bit in the associated data mask register in the transceiver (see <u>Table 36</u>) must also be set to 1 for a successful wake-up. Each matching pair of 1s indicates a group of nodes to be activated (since the data field is up to 8 bytes long, up to 64 groups of nodes can be defined).

The relationship between the data mask registers and the data bytes in the CAN message is illustrated in <u>Figure 8</u>. DM7 represents the mask for the last transmitted byte, DM6 for the last-but-one byte and so on.



If DLC = 0000, a node will wake up if the WUF contains a valid identifier and the received data length code is 0000, regardless of the values stored in the data mask (the data field is not evaluated when DLC = 0000). If DLC  $\neq$  0000 and all data mask bits are set to 0, the device cannot be woken up via the CAN bus (note that all data mask bits are set to 1 by default; see <u>Table 36</u>). If a WUF contains a valid ID but the DLCs (in the Frame control register and in the WUF) don't match, the data field is ignored and no nodes are woken up.

Remote frames do not contain data, but request data and can have a DLC  $\neq$  0000; so remote frames are not supported when PNDM = 1. If remote frames need to trigger a wake-up, identifier-only filtering should be selected (PNDM = 0).

When PNDM = 1, a WUF is detected when all the following conditions are met:

- The identifier field in the received wake-up frame matches the pattern and format in the ID registers (<u>Table 34</u>), excluding masked bits.
- The received CAN frame is not a Remote frame.
- The received data length code matches the DLC setting in the frame control register (Table 37).
- DLC:
  - **–** DLC = 0000 or
  - DLC ≠ 0000 and at least one bit in the data field of the received frame is set with the corresponding bit in the associated data mask register (<u>Table 36</u>) also set.
- The frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2024 (including CRC and CRC delimiter).

# 7.4.2.2.3 WUF error processing

If the TJA1446 receives a CAN message containing a protocol error (e.g. a 'stuffing error') transmitted in advance of the ACK field, an internal error counter is incremented. If a classical CAN message (CBFF or CEFF) is received without any errors appearing in front of the ACK field, the counter is decremented. Data received after the CRC delimiter and before the next SOF is ignored by the CAN wake-up frame detector module. If the counter overflows (counter > 31), a frame detect error is captured (PNFDER = 1) and the device wakes up.

The error counter value can be read via bits PN\_ERR\_ERROR\_COUNT (<u>Table 33</u>). The counter is reset to zero when no activity is detected on the CAN bus for  $t_{to(silence)}$  or selective wake-up detection is disabled (CPNC = 0 OR PNCOK = 0). The status, whether the last frame was decoded successfully, can be determined via bit LFDS in the partial networking status register (<u>Table 32</u>).

If selective wake-up is disabled (CPNC = 0) or partial networking is not configured (PNCOK = 0), wake-up will be performed as described in <u>Section 7.4.2.1</u>.

### 7.4.2.2.4 CAN FD passive

CAN frames in the ISO 11898-1:2024 compliant FD base frame format (FBFF) or FD extended frame format (FEFF) are not supported for selective wake-up. The device can be configured to tolerate these frames or treat them as invalid frames via bit PNECC in the partial networking control register (<u>Table 39</u>).

With PNECC = 0, the error counter is incremented when an FBFF or FEFF frame is received. With PNECC = 1, the error counter is not affected because FBFF and FEFF frames are ignored.

CAN FD tolerance as described in the ISO 11898-2 standard is supported for bitfilter 1 and bitfilter 2. The TJA1446 also supports additional bit filter settings for higher arbitration rates up to 1 Mbit/s and data bit rates up to 5 Mbit/s (see bits CDR and IDFS in <u>Table 38</u> and t<sub>fltr(bit)dom</sub> in <u>Table 58</u>).

# 7.5 Watchdog

A Q&A watchdog is provided to supervise the host controller.

The watchdog operates in Window or Timeout mode, or can be turned off/disabled:

- The watchdog will be in Timeout mode while the device is in Standby mode. In Timeout mode, the watchdog can be (re-)triggered at any time within a defined watchdog period ( $t_{wd}$ ) by a correct answer to the watchdog question. The watchdog period is set via bits WDP in the Watchdog configuration register (<u>Table 27</u>).
- The watchdog will be in Window mode while the device is in Normal or ListenOnly mode. In Window mode, the watchdog can be (re-)triggered at any time during the second half of the watchdog period by a correct answer to the watchdog question.
- In Standby mode, the watchdog can be disabled by setting WDOFF = 1 if no interrupts are pending. Any new interrupt or write attempt to WDA will re-activate the watchdog and clear the WDOFF bit.

A valid watchdog trigger needs a watchdog question to be answered via the SPI meeting the following conditions:

- The answer (WDA) is the bitwise inverse of the question (WDQ)
- The SPI transfer is valid (no SPIF)
- The answer is scheduled in the correct time frame as dictated by the watchdog

The watchdog question can be read via bits WDQ and the reply needs to be written to WDA (see <u>Table 29</u> and <u>Table 30</u>).

An invalid watchdog trigger is detected when:

- · an incorrect answer is written to bits WDA
- the watchdog is not triggered within the defined time window (watchdog timer overflow)
- the watchdog is triggered in the first half of the watchdog period while the watchdog is running in window mode

Both valid and invalid watchdog triggers reset the watchdog timer and generate a new watchdog question.

The watchdog fail counter (WDFC) in the watchdog trigger count register (<u>Table 31</u>) is initialized to 2 when the device leaves Reset mode. When an invalid watchdog trigger is detected, WDFC is incremented (unless it is already 3). If WDFC = 3 after the counter has been incremented, and watchdog debugging has not been enabled (by setting WDD = 1; see <u>Section 7.5.1</u>), the device enters FSM\_FS INCR\_FC mode (see <u>Section 7.11.9</u>).

#### 7.5.1 Software Development mode

Software Development mode (SDM) is provided for test purposes and is typically used during the software development phase. It can only be entered via the SNM boot sequence (see <u>Section 7.2</u>). The watchdog is inactive in Software Development mode. The SDM status, active or inactive, can be read via bit SDM in the system status register (<u>Table 19</u>).

In Software Development mode, reset generation via the watchdog can be disabled via bit WDD in the Watchdog configuration register (<u>Table 27</u>). When SDM = 0 (watchdog active), bit WDD can be cleared (watchdog debug disable) but not set (remains 0). When data is written to the WDA register, bit SDM is cleared and normal operation resumes. When WDD = 1, an incorrect serving of the watchdog does not trigger the reset process.

### 7.6 Interrupt processing

A number of events can be captured and reported to the host via the interrupt mechanism. Pin RXD is used to signal an interrupt event in Standby or Sleep mode. Two options are supported:

- RXDINTC = 0: RXD goes LOW when a wake-up or power-on interrupt is pending
- RXDINTC = 1: RXD goes LOW when any interrupt is pending

Interrupts are enabled individually via dedicated bits in the interrupt enable registers (see <u>Section 7.12.12</u>). When an interrupt is generated, pin RXD goes LOW to alert the host. The host can then determine which event triggered the interrupt by polling the interrupt status registers. PO and PNFDER interrupts are always enabled; so they do not have associated interrupt enable bits.

Interrupts are cleared by writing 1 (W1C) to the relevant interrupt status bits. Clearing an interrupt does not necessarily mean the event that triggered the interrupt has been resolved. If there is a collision, setting the interrupt takes precedence over clearing the interrupt.

# 7.7 Device ID

A byte is reserved in the register map for the unique device identification code; see bit IDS in Table 54.

# 7.8 Lock control

Sections of the register address area can be write-protected to prevent unintended modifications. Note that this facility only protects locked bits from being modified via the SPI and will not prevent the TJA1446 updating registers. Sections that can be locked are detailed in <u>Section 7.12.13</u>.

# 7.9 General-purpose memory

The TJA1446 allocates 4 bytes of memory to store user information. The general-purpose registers can be accessed via the SPI at address 0xFF0 to 0xFF3 (see <u>Section 7.12.14</u>). The general-purpose registers are only cleared when the battery is first connected.

# 7.10 GPIO pins

The TJA1446 contains two general-purpose I/O pins (GPIO) that can be assigned to a number of functions (see <u>Table 15</u>, <u>Table 25</u> and <u>Table 26</u>).

| GPIO function                                                | Description                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital input                                                | pin status can be read via GPIOxS                                                                                                                                                                                                                                            |
| Digital output                                               | output polarity defined via GPPx                                                                                                                                                                                                                                             |
| TXEN_N input                                                 | CAN transmitter disabled when GPIO pin driven HIGH                                                                                                                                                                                                                           |
| INT_N interrupt output                                       | active state signals an interrupt is pending                                                                                                                                                                                                                                 |
| Additional RXD output (RXD2)                                 | <ul> <li>GPIO1 only, two options:</li> <li>CAN bus forwarded to both RXD and RXD2 (via GPIO1) outputs</li> <li>CAN bus forwarded to RXD2 only; RXD forced HIGH in Listen Only and Normal modes; pin RXD behavior in all other modes as in <u>Table 8</u></li> </ul>          |
| Additional TXD input (TXD2)                                  | <ul> <li>GPIO2 only, two options:</li> <li>TXD and TXD2 (via GPIO2) data fed to the CAN bus - the CAN bus will be recessive only when both TXD and TXD2 are HIGH</li> <li>only TXD2 enabled (TXD input ignored) - the CAN bus is driven dominant when TXD2 is LOW</li> </ul> |
| V <sub>CC</sub> undervoltage status output                   | active state indicates $V_{CC}$ undervoltage detected (UVCCS)                                                                                                                                                                                                                |
| TXD dominant status output                                   | active state indicates TXD clamped dominant (TXDDOMS)                                                                                                                                                                                                                        |
| TXD2 dominant status output                                  | active state indicates TXD2 clamped dominant (TXD2DOMS) - GPIO1 only                                                                                                                                                                                                         |
| CAN WUP detect status output                                 | active state indicates WUP detected                                                                                                                                                                                                                                          |
| CAN WUF detect status output                                 | active state indicates WUF detected                                                                                                                                                                                                                                          |
| CAN bus biasing status output                                | active state indicates bus biasing is active                                                                                                                                                                                                                                 |
| WAKE pin rising edge detect output                           | active state indicates rising edge detected on WAKE pin                                                                                                                                                                                                                      |
| WAKE pin falling edge detect output                          | active state indicates falling edge detected on WAKE pin                                                                                                                                                                                                                     |
| CAN in Active mode and ready to transmit status output (CTS) | active state if CAN in Active mode                                                                                                                                                                                                                                           |

 Table 15. Configurable GPIO functions

# **NXP Semiconductors**

#### High-speed CAN transceiver with partial networking and advanced system monitoring

#### Table 15. Configurable GPIO functions ...continued

| GPIO function                           | Description                                          |
|-----------------------------------------|------------------------------------------------------|
| CAN in ListenOnly mode status<br>output | active state if CAN in ListenOnly mode               |
| Local low-voltage wake-up input         | wake-up on rising, falling or both edges on GPIO pin |
| INH2: low-voltage inhibit output        | active state if INH2 activated                       |

The status of the GPIO pins, HIGH or LOW, can be read (after  $t_{fltr(GPIO)}$ ) via bits GPIOxS in the GPIO status register (<u>Table 24</u>), independently of the selected function.

When an input function is selected, the pin behavior can be configured as:

- floating
- pull-up
- pull-down
- repeater

When an output function is selected, the pin output driver can be configured as:

- push-pull
- open-drain high-side driver
- high-side driver plus weak pull-down
- open-drain low-side driver
- · low-side driver plus weak pull-up

For selected output functions, the GPIO pins can be configured as active-HIGH or active-LOW (see <u>Table 23</u>). The minimum pulse width when GPIO is configured as output is greater than  $t_{w(min)}$ .

# 7.11 Failure handling

The TJA1446 incorporates a number of safety features used for error detection and processing.

### 7.11.1 TXD dominant timeout

A LOW level on pin TXD (or on GPIO2 in TJA1446B when configured as a second TXD input, see <u>Section 7.10</u>) persisting longer than  $t_{to(dom)TXD}$  releases the bus lines to recessive state. This feature prevents the CAN bus being blocked by continuous dominant clamping. A CAN failure interrupt is generated (TXDDOM/TXD2DOM = 1), if enabled (TXDDOME/TXD2DOME = 1), when a TXD dominant timeout is detected. The TXD dominant status can be read via bit TXDDOMS/TXD2DOMS in the CAN status register (Table 22).

### 7.11.2 CAN transmitter enable/disable (TXEN\_N)

Pins GPIO1 and GPIO2 can be configured as enable/disable signals (TXEN\_N) for the CAN transmitter (see <u>Section 7.10</u>). A HIGH level on a GPIO pin configured as a TXEN\_N input signal disables the transmitter, releasing the bus lines to recessive state independent of the level on pin TXD and/or TXD2 (if configured on GPIO2). The TXEN\_N status can be read via bit GP1S or GP2S in the GPIO status register (<u>Table 24</u>).

### 7.11.3 Bus dominant timeout

A dominant state on the CAN bus lasting longer than  $t_{to(dom)bus}$  generates a CAN bus failure interrupt (BUSDOM = 1), if enabled (BUSDOME = 1; <u>Table 46</u>). The status of the bus can be read via bit BUSDOMS in the CAN status register (<u>Table 22</u>). Note that this feature is only available in Normal mode and in Listen Only modes when LPL = 0.

### 7.11.4 V<sub>CC</sub> undervoltage

The TJA1446 monitors the supply voltage on pin VCC. When  $V_{CC}$  drops below the undervoltage detection threshold  $V_{uvd(VCC)}$  for longer than  $t_{det(uv)}$ , a  $V_{CC}$  undervoltage interrupt is generated (UVCC = 1), if enabled (UVCCE = 1; <u>Table 45</u>). The  $V_{CC}$  undervoltage status can be read via bit UVCCS in the system status register (<u>Table 19</u>).

### 7.11.5 V<sub>IO</sub> undervoltage and overvoltage

The TJA1446 monitors the supply voltage on pin VIO. If an undervoltage or overvoltage is detected, a reset process is initiated (see <u>Section 7.3</u>) and pin RST\_N is forced LOW. The reset process continues until the device recovers from the undervoltage or overvoltage. The  $V_{IO}$  undervoltage and overvoltage thresholds are defined in <u>Table 11</u>.

# 7.11.6 V<sub>BAT</sub> undervoltage

The TJA1446 monitors the supply voltage on pin VBAT. It switches directly to Off mode when  $V_{BAT}$  drops below the undervoltage detection threshold,  $V_{uvd(VBAT)}$  for  $t_{det(uv)}$ . As a consequence, bit PO is set (see <u>Table 48</u>).

# 7.11.7 Overtemperature

The TJA1446 only monitors the junction temperature when MC = Normal. When the junction temperature exceeds  $T_{j(sd)}$ , the device switches from Normal mode to ListenOnly mode (see Section 7.2). An overtemperature interrupt is generated (OT = 1), if enabled (OTE = 1; see Table 48). The device recovers and switches back to Normal mode when the junction temperature falls below the shutdown release threshold,  $T_{j(sd)rel}$ . The overtemperature status can be read via bit OTS in the system status register (Table 19) when the device is in Normal or ListenOnly mode.

# 7.11.8 RST\_N monitoring

Pin RST\_N is a bidirectional open-drain low-side driver with integrated pull-up resistance. The TJA1446 monitors pin RST\_N for an externally triggered reset. A reset process is initiated when RST\_N is held LOW for  $t_{fltr(rst)}$ .

### 7.11.9 Fail-safe handling

The TJA1446 contains a fail-safe counter that is incremented (up to 3) each time the device enters FSM\_FS INCR\_FC mode (see Figure 4). The value of the fail-safe counter can be read and modified via bits FSCC (Table 40). If the device exits INCR\_FC mode while FSCC  $\geq$  2, pin LIMPFSO\_N is forced LOW (after t<sub>d(fdet-LF\_NL)</sub>), the device switches to FSM\_FS Fail-safe mode and enters FSM\_MAIN Sleep mode (by default: SLEEPDIS = 0). The device will not enter FSM\_MAIN Sleep mode if SLEEPDIS = 1. CAN and WAKE pin interrupts are enabled automatically (bits CWE, WPRE and WPFE set; see Table 45) when the device enters Fail-safe mode.

### 7.11.10 Fail-safe output

The LIMPFSO\_N pin can be configured as a fail-safe output or for limp home functionality (see NXP application notes AN14452).

It can be used to signal a failure condition to the application via a LOW or floating level, depending on how the pin is configured. The status of the pin can be read via bits LIMPFSOS.

LIMPFSO\_N is configured via bits LIMPFSOC in the Fail-safe output control register (Table 40). However:

• LIMPFSOC is always set to 01 (LOW) when the device enters Fail-safe mode

- if LIMPFSOC = 10 or 11 when the device enters INCR\_FC mode, it is automatically set to 00 (high-Z)
- if LIMPFSOC = 00 or 01 when the device enters INCR\_FC mode, it remains unchanged
- SPI system reset: no change to LIMPFSOC if it was 01 before SPI reset; set to 00 if it was 10 or 11.

# 7.12 SPI interface

The serial peripheral interface (SPI) provides the communication link with the microcontroller. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing registers to be read back by the application without changing the register content.

The SPI uses four interface signals for synchronization and data transfer:

- SCSN: SPI chip select; active LOW
- SCK: SPI clock
- SDI: SPI data input
- SDO: SPI data output; floating when pin SCSN is HIGH (may need external pull-up or pull-down if not available in the host controller)

Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in <u>Figure 9</u>.



The SPI data in the TJA1446 is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 12-bit address. A minimum of three bytes (24 bits) must be transmitted to the TJA1446 for a single register read or write operation (see Figure 9). Six bytes (48 bits) are needed to transmit the maximum of 4 data bytes (see Figure 10).

The first byte contains the 8 most significant bits of the address; the second byte contains the 4 least significant bits of the address, a 'read-only' bit, a 2-bit payload size (PLS) and a parity bit. The read-only bit must be 0 to indicate a write operation and 1 to indicate a read operation. PLS indicates the number of data bytes being transmitted:

- 00 1 data byte
- 01 2 data bytes
- 10 3 data bytes
- 11 4 data bytes

The parity bit covers the address bits, read-only bit and PLS bits. It must be calculated in the user application as part of the SPI command indicating even parity, creating an even number of 1s in the first 2 bytes including the parity bit.

The third and subsequent bytes contain the data to be written. For two or more data bytes (PLS  $\neq$  00), the register address is incremented automatically after each data byte, see <u>Figure 10</u>.



Figure 10. SPI addressing

During the SPI data, read or write operation, the first 15 bits received on pin SDI are returned via pin SDO; bit 16 returns the parity calculated for these 15 bits. During the data phase of the SPI protocol, the contents of the addressed register is returned via the SDO pin.

The devices tolerates write attempts to registers that do not exist.

### 7.12.1 SPI error handling

The TJA1446 can detect a number of SPI transmission failures:

- an incorrect parity bit was received
- the number of clock cycles is less than 24 or does not match the expected value based on the PLS
- an address rollover (> FFFh) was detected
- an undefined MC code was received
- a write access was attempted to a locked register
- the SPI message was not completed (SCSN HIGH) within the timeout time, tto(SPI)

In all cases, an SPI fail interrupt is generated (provided SPIFE = 1) and the entire message is ignored.

When the necessary conditions for a Sleep mode transition (no wake-up source enabled, SLEEPDIS = 1 or pending wake-up interrupt) are not met, the device will not switch to sleep mode, even though MC = 0001.

In the case of an incorrect parity or too many clock cycles, pin SDO goes LOW until the next rising edge on SCSN. When the duration of the SPI message exceeds  $t_{to(SPI)}$ , the SDO pin goes high-Z.

#### 7.12.2 SPI system reset

A system reset can be forced via the SPI, causing the device to restart via Boot mode and setting bit PO. To trigger a system reset, enable SPI write access to the System reset register by setting LKRST to 0 in the Lock control register; then write consecutively 0x01 followed 0x80 to bits SFR in the System reset register (see <u>Table 43</u>). Both SPI accesses to the System reset register should be 24-bit. Any deviation from this sequence will abort the system reset.

Information that was in the general-purpose memory (<u>Table 53</u>) when the reset was initiated will still be available after the reset sequence has been completed.

### 7.12.3 SPI register map

#### Table 16. SPI register map overview

| Register type           | Address | Register name                                                  |
|-------------------------|---------|----------------------------------------------------------------|
| Mode control            | 0x000   | Mode control register                                          |
| Interrupt enable (LKIE) | 0x010   | System interrupt enable register                               |
|                         | 0x011   | CAN interrupt enable register                                  |
|                         | 0x012   | GPIO interrupt enable register                                 |
| Partial networking      | 0x020   | Partial networking ID register 0                               |
| (LKPNC)                 | 0x021   | Partial networking ID register 1                               |
|                         | 0x022   | Partial networking ID register 2                               |
|                         | 0x023   | Partial networking ID register 3                               |
|                         | 0x024   | Partial networking ID mask register 0                          |
|                         | 0x025   | Partial networking ID mask register 1                          |
|                         | 0x026   | Partial networking ID mask register 2                          |
|                         | 0x027   | Partial networking ID mask register 3                          |
|                         | 0x028   | Partial networking data mask register 0                        |
|                         | 0x029   | Partial networking data mask register 1                        |
|                         | 0x02A   | Partial networking data mask register 2                        |
|                         | 0x02B   | Partial networking data mask register 3                        |
|                         | 0x02C   | Partial networking data mask register 4                        |
|                         | 0x02D   | Partial networking data mask register 5                        |
|                         | 0x02E   | Partial networking data mask register 6                        |
|                         | 0x02F   | Partial networking data mask register 7                        |
|                         | 0x030   | Partial networking frame control register                      |
|                         | 0x031   | Partial networking data rate and filter configuration register |
|                         | 0x032   | Partial networking and CAN configuration register              |
| Configuration (LKCFG)   | 0x040   | Wake-up pulse configuration register                           |
|                         | 0x041   | CAN configuration register                                     |
|                         | 0x042   | GPIO1 configuration register                                   |
|                         | 0x043   | GPIO2 configuration register                                   |
|                         | 0x045   | GPIO polarity configuration register                           |
|                         | 0x046   | System configuration register                                  |
|                         | 0x047   | Watchdog configuration register                                |
| Lock                    | 0x050   | Lock control register                                          |
| Interrupt status        | 0x060   | System interrupt status register                               |
|                         | 0x061   | CAN interrupt status register                                  |
|                         | 0x062   | Partial networking interrupt status register                   |
|                         | 0x063   | GPIO interrupt status register                                 |

TJA1446 Product data sheet

| Register type          | Address | Register name                                  |
|------------------------|---------|------------------------------------------------|
| General status         | 0x070   | Mode status register                           |
|                        | 0x071   | System status register                         |
|                        | 0x072   | CAN status register                            |
|                        | 0x073   | Partial networking status register             |
|                        | 0x074   | GPIO status register                           |
|                        | 0x075   | Partial networking error count status register |
|                        | 0x076   | Fail-safe output status register               |
|                        | 0x077   | Watchdog status register                       |
| Watchdog               | 0x080   | Watchdog question register                     |
|                        | 0x081   | Watchdog answer register                       |
|                        | 0x082   | Watchdog trigger count register                |
| FSO                    | 0x090   | Fail-safe counter register                     |
|                        | 0x091   | Fail-safe output control register              |
| Reset (LKRST)          | 0xFE0   | System reset register                          |
| General-purpose memory | 0xFF0   | General-purpose memory register 0              |
| (LKGPM)                | 0xFF1   | General-purpose memory register 1              |
|                        | 0xFF2   | General-purpose memory register 2              |
|                        | 0xFF3   | General-purpose memory register 3              |
| ID                     | 0xFFF   | Device identification                          |

Table 16. SPI register map overview...continued

### 7.12.4 System control and status registers

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Bit | Symbol   | Access | Value               | Description                       |
|-----|----------|--------|---------------------|-----------------------------------|
| 7:4 | reserved | R      | -                   | always write 0000; ignore on read |
| 3:0 | MC       | R/W    | 0001 <sup>[1]</sup> | Sleep mode                        |
|     |          |        | 0110*               | Standby mode                      |
|     |          |        | 1000                | ListenOnly mode                   |
|     |          |        | 1111 <sup>[2]</sup> | Normal mode                       |

Table 17. Mode control register (address 000h)

Value after Reset-to-Sleep mode transition.
 Value after Reset-to-Normal mode transition

| Bit | Symbol   | Access | Value | Description    |
|-----|----------|--------|-------|----------------|
| 7:4 | reserved | R      | -     | ignore on read |
| 3:0 | MCS      | R      | 0001  | Sleep mode     |

TJA1446 Product data sheet

| Bit | Symbol | Access | Value | Description     |
|-----|--------|--------|-------|-----------------|
|     |        |        | 0110  | Standby mode    |
|     |        |        | 1000  | ListenOnly mode |
|     |        |        | 1111  | Normal mode     |

#### Table 19. System status register (address 071h)

| Bit | Symbol   | Access | Value | Description                                                                    |  |  |
|-----|----------|--------|-------|--------------------------------------------------------------------------------|--|--|
| 7:6 | reserved | R      | -     | ignore on read                                                                 |  |  |
| 5   | OTS      | R      |       | overtemperature status available when MC = Normal and MCS = Normal/Listen Only |  |  |
|     |          |        | 0     | no overtemperature or MC ≠ Normal                                              |  |  |
|     |          |        | 1     | overtemperature detected                                                       |  |  |
| 4   | SDM      | R      |       | software development mode                                                      |  |  |
|     |          |        | 0     | watchdog active                                                                |  |  |
|     |          |        | 1     | watchdog disabled                                                              |  |  |
| 3   | UVCCS    | R      |       | V <sub>CC</sub> undervoltage status                                            |  |  |
|     |          |        | 0     | no undervoltage on VCC                                                         |  |  |
|     |          |        | 1     | V <sub>CC</sub> undervoltage detected                                          |  |  |
| 2   | NMS      | R      |       | Normal mode status                                                             |  |  |
|     |          |        | 0     | device entered Normal mode after power up                                      |  |  |
|     |          |        | 1     | device did not enter Normal mode power up                                      |  |  |
| 1   | SNMS     | R      |       | Start-to-Normal mode status                                                    |  |  |
|     |          |        | 0     | device did not enter Normal mode after power up                                |  |  |
|     |          |        | 1     | device entered Normal mode directly from Reset mode                            |  |  |
| 0   | WPS      | R      |       | WAKE pin status                                                                |  |  |
|     |          |        | 0     | WAKE pin LOW                                                                   |  |  |
|     |          |        | 1     | WAKE pin HIGH                                                                  |  |  |

| Table 20. | System | configuration | register | (address 046h) | 1 |
|-----------|--------|---------------|----------|----------------|---|
|-----------|--------|---------------|----------|----------------|---|

| Bit | Symbol   | Access | Value | Description                      |
|-----|----------|--------|-------|----------------------------------|
| 7:5 | reserved | R      | -     | always write 000; ignore on read |
| 4   | SLEEPDIS | R/W    |       | Sleep mode enable:               |
|     |          |        | 0*    | enable Sleep mode                |
|     |          |        | 1     | disable Sleep mode               |
| 3   | BCCTRL   | R/W    |       | VBAT clamp control:              |
|     |          |        | 0*    | enable VBAT clamp                |
|     |          |        | 1     | disable VBAT clamp               |

| Bit | Symbol   | Access | Value | Description                                                                                                                   |
|-----|----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| 2   | RXDINTC  | R/W    |       | interrupt signaling at RXD in Sleep/Standby modes                                                                             |
|     |          |        | 0*    | wake-up and power-on interrupts detected                                                                                      |
|     |          |        | 1     | all enabled interrupts detected                                                                                               |
| 1   | reserved | R      | -     | always write 0; ignore on read                                                                                                |
| 0   | VBATVCC  | R/W    |       | VBAT/VCC configuration                                                                                                        |
|     |          |        | 0*    | separate $V_{BAT}$ and $V_{CC}$ supplies; typical application; autobiasing supplied from $V_{BAT}$                            |
|     |          |        | 1     | common $V_{BAT}$ and $V_{CC}$ supplies; applications with permanently active regulator; autobiasing is supplied from $V_{CC}$ |

Table 20. System configuration register (address 046h)...continued

### 7.12.5 CAN configuration and status registers

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Bit | Symbol                  | Access | Value | Description                                                                |
|-----|-------------------------|--------|-------|----------------------------------------------------------------------------|
| 7:6 | reserved                | R      | -     | always write 00; ignore on read                                            |
| 5   | 5 TXRXLP                | R/W    |       | TXD-to-RXD loopback:                                                       |
|     |                         |        | 0*    | normal TXD and RXD behavior                                                |
|     |                         |        | 1     | TXD is forwarded to RXD and CAN bus remains recessive in CAN Active mode   |
| 4   | TX2RX2LP <sup>[1]</sup> | R/W    |       | TXD2-to-RXD2 loopback:                                                     |
|     |                         |        | 0*    | normal TXD2 and RXD2 behavior                                              |
|     |                         |        | 1     | TXD2 is forwarded to RXD2 and CAN bus remains recessive in CAN Active mode |
| 3:2 | reserved                | R      | -     | always write 00; ignore on read                                            |
| 1   | LPL                     | R/W    |       | low-power ListenOnly mode enable:                                          |
|     |                         |        | 0*    | low-power ListenOnly mode disabled                                         |
|     |                         |        | 1     | low-power ListenOnly mode enabled                                          |
| 0   | CWC                     | R/W    |       | CAN wake-up pattern selection:                                             |
|     |                         |        | 0*    | ISO 11898-2:2024 wake pattern (dom-rec-dom)                                |
|     |                         |        | 1     | ISO 11898-2:2024 wake pattern (dom-rec-dom-rec)                            |

 Table 21. CAN configuration register (address 041h)

[1] GPIO1 configured as second RXD output (RXD2) and GPIO2 configured as second TXD input (TXD2).

| Table 22. | CAN status | register | (address 072h) |  |
|-----------|------------|----------|----------------|--|
|-----------|------------|----------|----------------|--|

| Bit | Symbol | Access | Value | Description                                                 |
|-----|--------|--------|-------|-------------------------------------------------------------|
| 7   | CTS    | R      |       | CAN transceiver status:                                     |
|     |        |        | 0     | CAN transceiver not in Active mode or not ready to transmit |
|     |        |        | 1     | CAN transceiver in Active mode and ready to transmit        |

TJA1446 Product data sheet

| Bit | Symbol   | Access | Value | Description                                                   |
|-----|----------|--------|-------|---------------------------------------------------------------|
| 6:4 | reserved | R      | -     | ignore on read                                                |
| 3   | CBSS     | R      |       | CAN bus silence status:                                       |
|     |          |        | 0     | no bus silence longer than $t_{\text{to(silence)}}$ detected  |
|     |          |        | 1     | bus silence detected for longer than t <sub>to(silence)</sub> |
| 2   | BUSDOMS  | R      |       | BUS clamped dominant status:                                  |
|     |          |        | 0     | CAN bus not clamped dominant                                  |
|     |          |        | 1     | CAN bus clamped dominant                                      |
| 1   | TXD2DOMS | R      |       | TXD2 clamped dominant status:                                 |
|     |          |        | 0     | TXD2 not clamped dominant                                     |
|     |          |        | 1     | TXD2 clamped dominant                                         |
| 0   | TXDDOMS  | R      |       | TXD clamped dominant status:                                  |
|     |          |        | 0     | TXD not clamped dominant                                      |
|     |          |        | 1     | TXD clamped dominant                                          |

Table 22. CAN status register (address 072h)...continued

### 7.12.6 GPIO configuration and status registers

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Table 23. | <b>GPIO</b> output | polarity | configuration | register | (address 045 | ih) |
|-----------|--------------------|----------|---------------|----------|--------------|-----|
|-----------|--------------------|----------|---------------|----------|--------------|-----|

| Bit | Symbol   | Access | Value | Description                         |
|-----|----------|--------|-------|-------------------------------------|
| 7:2 | reserved | R      | -     | always write 000000; ignore on read |
| 1   | GPP2     | R/W    |       | GPIO2 polarity:                     |
|     |          |        | 0*    | default polarity                    |
|     |          |        | 1     | inverted polarity                   |
| 0   | GPP1     | R/W    |       | GPIO1 polarity: <sup>[1]</sup>      |
|     |          |        | 0*    | default polarity                    |
|     |          |        | 1     | inverted polarity                   |

[1] n.a when when GPIO1 is configured as RXD2.

| Table 24. | GPIO | status | register | (address | 074h) |
|-----------|------|--------|----------|----------|-------|
|-----------|------|--------|----------|----------|-------|

| Bit | Symbol     | Access | Value | Description       |
|-----|------------|--------|-------|-------------------|
| 7:2 | reserved   | R      | -     | ignore on read    |
| 1   | 1 GPIO2S R |        |       | GPIO2 pin status: |
|     |            |        | 0     | GPIO2 LOW         |
|     |            |        | 1     | GPIO2 HIGH        |
| 0   | GPIO1S     | R      |       | GPIO1 pin status: |
|     |            |        | 0     | GPIO1 LOW         |
|     |            |        | 1     | GPIO1 HIGH        |

| Bit | Symbol  | Access | Value        | Description                                                                                               |
|-----|---------|--------|--------------|-----------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO1C  | R/W    |              | GPIO1 pin configuration:                                                                                  |
|     |         |        | 000          | input: floating<br>output: push-pull                                                                      |
|     |         |        | 001          | input: pull-up<br>output: open-drain high-side driver                                                     |
|     |         |        | 010          | input: pull-down<br>output: high-side driver plus weak pull-down                                          |
|     |         |        | 011*         | input: repeater<br>output: open-drain low-side driver                                                     |
|     |         |        | 100          | input: repeater<br>output: low-side driver plus weak pull-up                                              |
|     |         |        | 101 -<br>111 | reserved                                                                                                  |
| 4:0 | GPIO1FS | R/W    |              | GPIO1 function select:                                                                                    |
|     |         |        | 0x00*        | repeater function active, independent of GPIO1C                                                           |
|     |         |        | 0x01         | digital input                                                                                             |
|     |         |        | 0x02         | digital output: LOW when GPP1 = 0; HIGH when GPP1 = 1                                                     |
|     |         |        | 0x03         | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH                                          |
|     |         |        | 0x04         | INT_N interrupt output; active-LOW when GPP1 = 0 (default); active-HIGH when GPP1 = 1                     |
|     |         |        | 0x05         | reserved                                                                                                  |
|     |         |        | 0x06         | GPIO1 configured as second RXD output (RXD2); CAN bus forwarded to both GPIO1 (RXD2) and RXD              |
|     |         |        | 0x07         | reserved                                                                                                  |
|     |         |        | 0x08         | GPIO1 configured as second RXD output (RXD2); CAN bus only forwarded to GPIO1 (RXD2)                      |
|     |         |        | 0x09         | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup>                                         |
|     |         |        | 0x0A         | TXD dominant status output (TXDDOMS) <sup>[1]</sup>                                                       |
|     |         |        | 0x0B         | TXD2 dominant status output (TXD2DOMS; available when GPIO2 configured as TXD2) <sup>[1]</sup>            |
|     |         |        | 0x0C         | wake-up pattern detect output <sup>[1]</sup>                                                              |
|     |         |        | 0x0D         | wake-up frame detect output <sup>[1]</sup>                                                                |
|     |         |        | 0x0E         | CAN bus biasing status output (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> |
|     |         |        | 0x0F         | WAKE pin rising edge detect output <sup>[1]</sup>                                                         |
|     |         |        | 0x10         | WAKE pin falling edge detect output <sup>[1]</sup>                                                        |
|     |         |        | 0x11         | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup>                                      |
|     |         |        | 0x12         | CAN ListenOnly mode status output <sup>[1]</sup>                                                          |
|     |         |        | 0x13         | digital input, rising edge qualified for wake-up interrupt if enabled via GPIO1E                          |
|     |         |        | 0x14         | digital input, falling edge qualified for wake-up interrupt if enabled via GPIO1E                         |

Table 25. GPIO1 configuration register (address 042h)

TJA1446

| Bit | Symbol | Access | Value           | Description                                                                                  |
|-----|--------|--------|-----------------|----------------------------------------------------------------------------------------------|
|     |        |        | 0x15            | digital input, rising and falling edge qualified for wake-up interrupt if enabled via GPIO1E |
|     |        |        | 0x16            | INH2 output <sup>[1]</sup>                                                                   |
|     |        |        | 0x17 to<br>0x1F | reserved                                                                                     |

Table 25. GPIO1 configuration register (address 042h)...continued

[1] Active-HIGH when GPP1 = 0; active-LOW when GPP1 = 1

#### Table 26. GPIO2 configuration register (address 043h)

| Bit     | Symbol  | Access | Value | Description                                                                                                   |
|---------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------|
| 7:5     | GPIO2C  | R/W    |       | GPIO2 pin configuration:                                                                                      |
|         |         |        | 000   | input: floating                                                                                               |
|         |         |        |       | output: push-pull                                                                                             |
|         |         |        | 001   | input: pull-up                                                                                                |
|         |         |        |       | output: open-drain high-side driver                                                                           |
|         |         |        | 010   | input: pull-down<br>output: high-side driver plus weak pull-down                                              |
|         |         |        | 011*  |                                                                                                               |
|         |         |        | UTT   | input: repeater<br>output: open-drain low-side driver                                                         |
|         |         |        | 100   | input: repeater                                                                                               |
|         |         |        |       | output: low-side driver plus weak pull-up                                                                     |
|         |         |        | 101 - | reserved                                                                                                      |
|         |         |        | 111   |                                                                                                               |
| 4:0 GPI | GPIO2FS | R/W    |       | GPIO2 function select:                                                                                        |
|         |         |        | 0x00* | repeater function active, independent of GPIO2C                                                               |
|         |         |        | 0x01  | digital input                                                                                                 |
|         |         |        | 0x02  | digital output: LOW when GPP2 = 0; HIGH when GPP2 = 1                                                         |
|         |         |        | 0x03  | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH                                              |
|         |         |        | 0x04  | INT_N interrupt output; active-LOW when GPP2 = 0 (default); active-HIGH when GPP2 = 1                         |
|         |         |        | 0x05  | GPIO2 configured as second TXD input (TXD2); TXD and TXD2 (via GPIO2) data fed to the CAN bus                 |
|         |         |        | 0x06  | reserved                                                                                                      |
|         |         |        | 0x07  | GPIO2 configured as second TXD input (TXD2); only TXD2 (via GPIO2) data fed to the CAN bus; TXD input ignored |
|         |         |        | 0x08  | reserved                                                                                                      |
|         |         |        | 0x09  | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup>                                             |
|         |         |        | 0x0A  | TXD dominant status output (TXDDOMS) <sup>[1]</sup>                                                           |
|         |         |        | 0x0B  | reserved                                                                                                      |
|         |         |        | 0x0C  | wake-up pattern detect output <sup>[1]</sup>                                                                  |

| Bit | Symbol | Access | Value           | Description                                                                                        |
|-----|--------|--------|-----------------|----------------------------------------------------------------------------------------------------|
|     |        |        | 0x0D            | wake-up frame detect output <sup>[1]</sup>                                                         |
|     |        |        | 0x0E            | CAN bus biasing status (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> |
|     |        |        | 0x0F            | WAKE pin rising edge detect output <sup>[1]</sup>                                                  |
|     |        |        | 0x10            | WAKE pin falling edge detect output <sup>[1]</sup>                                                 |
|     |        |        | 0x11            | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup>                               |
|     |        |        | 0x12            | CAN ListenOnly mode status <sup>[1]</sup>                                                          |
|     |        |        | 0x13            | digital input, rising edge qualified for wake-up interrupt if enabled via GPIO2E                   |
|     |        |        | 0x14            | digital input, falling edge qualified for wake-up interrupt if enabled via GPIO2E                  |
|     |        |        | 0x15            | digital input, rising and falling edge qualified for wake-up interrupt if enabled via GPIO2E       |
|     |        |        | 0x16            | INH2 output <sup>[1]</sup>                                                                         |
|     |        |        | 0x17 to<br>0x1F | reserved                                                                                           |

Table 26. GPIO2 configuration register (address 043h)...continued

[1] Active-HIGH when GPP2 = 0; active-LOW when GPP2 = 1

#### 7.12.7 Watchdog configuration and status registers

#### Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

Table 27. Watchdog configuration register (address 047h)

| Bit | Symbol   | Access | Value               | Description                                                                                       |
|-----|----------|--------|---------------------|---------------------------------------------------------------------------------------------------|
| 7   | WDD      | R/W    |                     | watchdog debug:                                                                                   |
|     |          |        | 0*                  | watchdog debug disabled                                                                           |
|     |          |        | 1                   | watchdog debug enabled <sup>[1]</sup>                                                             |
| 6   | WDOFF    | R/W    |                     | watchdog on/off control:                                                                          |
|     |          |        | 0* <sup>[2]</sup>   | watchdog running in Standby mode                                                                  |
|     |          |        | 1                   | watchdog in WD_RES state in Standby mode when no interrupt pending/wake-<br>up is signaled on RXD |
| 5:3 | reserved | R      | -                   | always write 000; ignore on read                                                                  |
| 2:0 | WDP      | R/W    |                     | watchdog period:                                                                                  |
|     |          |        | 000                 | 10 ms                                                                                             |
|     |          |        | 001                 | 20 ms                                                                                             |
|     |          |        | 010                 | 50 ms                                                                                             |
|     |          |        | 011                 | 100 ms                                                                                            |
|     |          |        | 100* <sup>[3]</sup> | 200 ms                                                                                            |
|     |          |        | 101                 | 500 ms                                                                                            |
|     |          |        | 110                 | 1000 ms                                                                                           |
|     |          |        | 111                 | 2000 ms                                                                                           |

WDD can be set to 1 only in software development mode (SDM = 1). [1]

- [2] [3] Value after INCR\_FC, a transition from Normal, ListenOnly or Standby to Sleep mode or when an interrupt is pending on RXD in Standby mode.
- Value after INCR\_FC or a transition from Normal, ListenOnly or Standby to Sleep mode.

| Bit | Symbol     | Access | Value | Description                                |
|-----|------------|--------|-------|--------------------------------------------|
| 7:5 | WDRS       | R      |       | watchdog reset status:                     |
|     |            |        | 000   | first battery connection                   |
|     |            |        | 001   | watchdog counter overflow                  |
|     |            |        | 010   | V <sub>IO</sub> undervoltage               |
|     |            |        | 011   | V <sub>IO</sub> overvoltage                |
|     |            |        | 100   | external reset trigger via RST_N pin       |
|     |            |        | 101   | reserved                                   |
|     |            |        | 110   | Fail-safe counter reached value 2          |
|     |            |        | 111   | MC = Sleep                                 |
| 4:2 | 4:2 WDPS R |        |       | most recent watchdog trigger time:         |
|     |            |        | 000   | watchdog trigger time: < 12.5 %            |
|     |            |        | 001   | watchdog trigger time: ≥ 12.5 % and < 25 % |
|     |            |        | 010   | watchdog trigger time: ≥ 25 % and < 37.5 % |
|     |            |        | 011   | watchdog trigger time: ≥ 37.5 % and < 50 % |
|     |            |        | 100   | watchdog trigger time: ≥ 50 % and < 62.5 % |
|     |            |        | 101   | watchdog trigger time: ≥ 62.5 % and < 75 % |
|     | 110        |        | 110   | watchdog trigger time: ≥ 75 % and < 87.5 % |
|     |            |        | 111   | watchdog trigger time: ≥ 87.5 %            |
| 1   | WDNTS      | R      |       | watchdog trigger detection:                |
|     |            |        | 0     | watchdog trigger detected                  |
|     |            |        | 1     | watchdog trigger not detected              |
| 0   | WDETS      | R      |       | early watchdog trigger detection:          |
|     |            |        | 0     | no early watchdog trigger detected         |
|     |            |        | 1     | early watchdog trigger detected            |

Table 28. Watchdog status register (address 077h)

#### Table 29. Watchdog question register (address 080h)

| Bit | Symbol | Access | Value | Description       |  |
|-----|--------|--------|-------|-------------------|--|
| 7:0 | WDQ    | R      |       | watchdog question |  |

#### Table 30. Watchdog answer register (address 081h)

| Bit | Symbol | Access | Value | Description                                  |
|-----|--------|--------|-------|----------------------------------------------|
| 7:0 | WDA    | W      |       | watchdog answer; always returns 0x00 on read |

TJA1446 Product data sheet

| Bit | Symbol   | Access | Value              | Description                         |  |
|-----|----------|--------|--------------------|-------------------------------------|--|
| 7:2 | reserved | R      | -                  | always write 000000; ignore on read |  |
| 1:0 | WDFC     | R/W    |                    | watchdog fail counter value         |  |
|     |          |        | 00                 | 0                                   |  |
|     |          |        | 01                 | 1                                   |  |
|     |          |        | 10* <sup>[1]</sup> | 2                                   |  |
|     |          |        | 11                 | 3                                   |  |

Table 31. Watchdog trigger count register (address 082h)

[1] Value after INCR\_FC or a transition from Normal, ListenOnly or Standby to Sleep mode.

### 7.12.8 Partial networking registers

Reset values after system startup (BOOT\_OK; see <u>Figure 3</u>) and watchdog failure counter incremented (INCR\_FC) are indicated by <sup>#</sup>.

| Bit | Symbol          | Access | Value | Description                                                                            |
|-----|-----------------|--------|-------|----------------------------------------------------------------------------------------|
| 7   | SYNCS           | R      |       | CAN partial networking sync status:                                                    |
|     |                 |        | 0     | CAN partial networking core not ready to decode frame                                  |
|     |                 |        | 1     | CAN partial networking core ready to decode frame                                      |
| 6   | CPNERRS         | R      |       | CAN partial networking error status:                                                   |
|     | 0 no CAN<br>= 1 |        | 0     | no CAN partial networking error detected; PNFDER = 0 and PNCOK<br>= 1                  |
|     |                 |        | 1     | CAN partial networking error detected; PNFDER =1 or PNCOK = 0;<br>wake-up via WUP only |
| 5   | CPNS            | S R    |       | CAN partial networking status:                                                         |
|     |                 |        | 0     | CAN partial networking configuration error detected; PNCOK = 0                         |
|     |                 |        | 1     | CAN partial networking configuration OK; PNCOK = 1                                     |
| 4   | LFDS            | R      |       | last frame decode status:                                                              |
|     |                 |        | 0     | most recent CAN frame not decoded successfully                                         |
|     |                 |        | 1     | most recent CAN frame decoded successfully                                             |
| 3:0 | reserved        | R      | -     | ignore on read                                                                         |

Table 32. Partial networking status register (address 073h)

| Table 33 | Partial networking | error count status | register (address 075h) |
|----------|--------------------|--------------------|-------------------------|
|----------|--------------------|--------------------|-------------------------|

| Bit | Symbol   | Access | Value | Description                                |
|-----|----------|--------|-------|--------------------------------------------|
| 7:5 | reserved | R      | -     | ignore on read                             |
| 4:0 | PNERRCNT | R      |       | CAN partial networking error count status: |
|     |          |        | 00000 | 0                                          |
|     |          |        | 00001 | 1                                          |
|     |          |        | 00010 | 2                                          |
|     |          |        | 00011 | 3                                          |
|     |          |        |       |                                            |
|     |          |        | 11111 | 31                                         |

#### Table 34. Partial networking ID registers 0 to 3 (addresses 020h to 023h)

| Addr. | Bit | Symbol    | Access | Value            | Description                                                                                    |
|-------|-----|-----------|--------|------------------|------------------------------------------------------------------------------------------------|
| 020h  | 7:0 | ID7:ID0   | R/W    | 00h <sup>#</sup> | bits ID7 to ID0 of the extended frame format                                                   |
| 021h  | 7:0 | ID15:ID8  | R/W    | 00h <sup>#</sup> | bits ID15 to ID8 of the extended frame format                                                  |
| 022h  | 7:2 | ID23:ID18 | R/W    | 00h <sup>#</sup> | bits ID23 to ID18 of the extended frame format<br>bits ID5 to ID0 of the standard frame format |

TJA1446 Product data sheet

| Addr. | Bit | Symbol    | Access | Value            | Description                                                                                     |
|-------|-----|-----------|--------|------------------|-------------------------------------------------------------------------------------------------|
|       | 1:0 | ID17:ID16 | R/W    | 00h <sup>#</sup> | bits ID17 to ID16 of the extended frame format                                                  |
| 023h  | 7:5 | reserved  | R      | -                | always write 000; ignore on read                                                                |
|       | 4:0 | ID28:ID24 | R/W    | 00h <sup>#</sup> | bits ID28 to ID24 of the extended frame format<br>bits ID10 to ID6 of the standard frame format |

Table 34. Partial networking ID registers 0 to 3 (addresses 020h to 023h)...continued

Table 35. Partial networking ID mask registers 0 to 3 (addresses 024h to 027h)

| Addr. | Bit | Symbol   | Access | Value            | Description                                                                                      |
|-------|-----|----------|--------|------------------|--------------------------------------------------------------------------------------------------|
| 024h  | 7:0 | M7:M0    | R/W    | 00h <sup>#</sup> | ID mask bits 7 to 0 of extended frame format                                                     |
| 025h  | 7:0 | M15:M8   | R/W    | 00h <sup>#</sup> | ID mask bits 15 to 8 of extended frame format                                                    |
| 026h  | 7:2 | M23:M18  | R/W    | 00h <sup>#</sup> | ID mask bits 23 to 18 of extended frame format<br>ID mask bits 5 to 0 of standard frame format   |
|       | 1:0 | M17:M16  | R/W    | 00h <sup>#</sup> | ID mask bits 17 to 16 of extended frame format                                                   |
| 027h  | 7:5 | reserved | R/W    | 00h <sup>#</sup> | always write 000; ignore on read                                                                 |
|       | 4:0 | M28:M24  | R/W    | 00h <sup>#</sup> | ID mask bits 28 to 24 of extended frame format<br>ID mask. bits 10 to 6 of standard frame format |

#### Table 36. Partial networking data mask registers 0 to 7 (addresses 028h to 02Fh)

| Addr. | Bit | Symbol | Access | Value            | Description               |
|-------|-----|--------|--------|------------------|---------------------------|
| 028h  | 7:0 | DM0    | R/W    | FFh <sup>#</sup> | data mask 0 configuration |
| 029h  | 7:0 | DM1    | R/W    | FFh <sup>#</sup> | data mask 1 configuration |
| 02Ah  | 7:0 | DM2    | R/W    | FFh <sup>#</sup> | data mask 2 configuration |
| 02Bh  | 7:0 | DM3    | R/W    | FFh <sup>#</sup> | data mask 3 configuration |
| 02Ch  | 7:0 | DM4    | R/W    | FFh <sup>#</sup> | data mask 4 configuration |
| 02Dh  | 7:0 | DM5    | R/W    | FFh <sup>#</sup> | data mask 5 configuration |
| 02Eh  | 7:0 | DM6    | R/W    | FFh <sup>#</sup> | data mask 6 configuration |
| 02Fh  | 7:0 | DM7    | R/W    | FFh <sup>#</sup> | data mask 7 configuration |

| Bit     | Symbol   | Access | Value | Description                                                                     | Description                          |  |
|---------|----------|--------|-------|---------------------------------------------------------------------------------|--------------------------------------|--|
| 7       | IDE      | R/W    |       | identifier format:                                                              |                                      |  |
|         |          |        | 0#    | standard frame format (11-bit)                                                  |                                      |  |
|         |          |        | 1     | extended frame format (29-bit)                                                  |                                      |  |
| 6       | PNDM     | R/W    |       | partial networking data mask:                                                   |                                      |  |
|         |          |        | 0     | data length code and data field are 'don't care'                                | for wake-up                          |  |
|         |          |        | 1#    | data length code and data field are evaluated at wake-up                        |                                      |  |
| 5:4     | reserved | R      | -     | always write 00; ignore on read                                                 |                                      |  |
| TJA1446 |          |        |       | /<br>All information provided in this document is subject to legal disclaimers. | © 2024 NXP B.V. All rights reserved. |  |

| Bit | Symbol | Access | Value           | Description                                         |
|-----|--------|--------|-----------------|-----------------------------------------------------|
| 3:0 | DLC    | R/W    |                 | number of data bytes expected in a CAN frame (DLC): |
|     |        |        | 0000#           | 0                                                   |
|     |        |        | 0001            | 1                                                   |
|     |        |        | 0010            | 2                                                   |
|     |        |        | 0011            | 3                                                   |
|     |        |        | 0100            | 4                                                   |
|     |        |        | 0101            | 5                                                   |
|     |        |        | 0110            | 6                                                   |
|     |        |        | 0111            | 7                                                   |
|     |        |        | 1000            | 8                                                   |
|     |        |        | 1001 to<br>1111 | 8                                                   |

Table 37. Partial networking frame control register (address 030h)...continued

#### Table 38. Partial networking data rate and filter configuration register (address 031h)

| Bit | Symbol   | Access | Value            | Description                                                                                                       |  |
|-----|----------|--------|------------------|-------------------------------------------------------------------------------------------------------------------|--|
| 7:4 | IDFS     | R/W    |                  | idle detection filter select:                                                                                     |  |
|     |          |        | 0000#            | bitfilter 0: ignore < 5.0 % of arbitration bit time; detect > 17.5 % of arbitration bit time (500 kbit/s max)     |  |
|     |          |        | 0001             | ISO bitfilter 1: ignore < 5.0 % of arbitration bit time; detect > 17.5 % of arbitration bit time (500 kbit/s max) |  |
|     |          |        | 0010             | ISO bitfilter 2: ignore < 2.5 % of arbitration bit time; detect > 8.75 % of arbitration bit time (500 kbit/s max) |  |
|     |          |        | 0011             | bitfilter 3: ignore < 18 ns; detect > 93 ns                                                                       |  |
|     |          |        | 0100             | bitfilter 4: ignore < 42 ns; detect > 119 ns                                                                      |  |
|     |          |        | 0101             | bitfilter 5: ignore < 67 ns; detect > 145 ns                                                                      |  |
|     |          |        | 0110             | bitfilter 6: ignore < 91 ns; detect > 170 ns                                                                      |  |
|     |          |        | 0111 to<br>1111  | reserved                                                                                                          |  |
| 3   | reserved | R      | -                | always write 0; ignore on read                                                                                    |  |
| 2:0 | CDR      | R/W    |                  | CAN arbitration bit rate selection:                                                                               |  |
|     |          |        | 000              | 50 kbit/s                                                                                                         |  |
|     |          |        | 001              | 100 kbit/s                                                                                                        |  |
|     |          |        | 010              | 125 kbit/s                                                                                                        |  |
|     |          |        | 011              | 250 kbit/s                                                                                                        |  |
|     |          |        | 100 <sup>#</sup> | 500 kbit/s                                                                                                        |  |
|     |          |        | 101              | 667 kbit/s                                                                                                        |  |
|     |          |        | 110              | reserved (PNCORE disabled)                                                                                        |  |
|     |          |        | 111              | 1 Mbit/s                                                                                                          |  |

TJA1446 Product data sheet

| Bit  | Symbol   | Access | Value | Description                                                                                   |  |
|------|----------|--------|-------|-----------------------------------------------------------------------------------------------|--|
| 7:3  | reserved | R      | -     | always write 00000; ignore on read                                                            |  |
| 2    | PNECC    | R/W    |       | partial networking error counter control:                                                     |  |
|      |          |        | 0#    | CAN FD frames will increment error counter                                                    |  |
|      |          |        | 1     | CAN FD frames will not increment error counter                                                |  |
| 1 PN | PNCOK    | R/W    |       | CAN partial networking configuration:                                                         |  |
|      |          |        | 0#    | partial networking register configuration invalid (wake-up via standard wake-up pattern only) |  |
|      |          |        | 1     | partial networking register configuration valid                                               |  |
| 0    | CPNC     | R/W    |       | CAN selective wake-up enable:                                                                 |  |
|      |          |        | 0#    | disable CAN selective wake-up                                                                 |  |
|      |          |        | 1     | enable CAN selective wake-up                                                                  |  |

### Table 39. Partial networking and CAN configuration register (address 032h)

### 7.12.9 Fail-safe configuration and status registers

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Table 4 | 40. Fail-safe c | ounter regi | ster (add          | iress 090h)              |  |
|---------|-----------------|-------------|--------------------|--------------------------|--|
| Bit     | Symbol          | Access      | Value              | Description              |  |
| 7:6     | FSCC            | R/W         |                    | fail-safe counter value: |  |
|         |                 |             | 00* <sup>[1]</sup> | 0                        |  |
|         |                 |             | 01                 | 1                        |  |
|         |                 |             | 10                 | 2                        |  |
|         |                 |             | 11                 | 3                        |  |

Table 40 Fail asfa a niator (address 000h)

[1] Value after entering Fail-safe mode.

reserved

R

5:0

#### Table 41. Fail-safe output control register (address 091h)

| Bit | Symbol   | Access | Value             | Description                               |  |
|-----|----------|--------|-------------------|-------------------------------------------|--|
| 7:2 | reserved | R      | -                 | always write 000000; ignore on read       |  |
| 1:0 | LIMPFSOC | R/W    |                   | LIMPFSO_N output control:                 |  |
|     |          |        | 00 <sup>[1]</sup> | LIMPFSO_N high-Z                          |  |
|     |          |        | 01 <sup>[2]</sup> | LIMPFSO_N driven LOW                      |  |
|     |          |        | 10 <sup>[3]</sup> | LIMPFSO_N driven to V <sub>IO</sub> level |  |
|     |          |        | 11 <sup>[3]</sup> | LIMPFSO_N driven to V <sub>IO</sub> level |  |

always write 000000; ignore on read

[1]

Value after entering Off mode. Value after entering FSM\_FS Fail-safe or FSM\_MAIN BootFail mode. [2]

Reset to 00 after boot, INCR\_FC or Reset. [3]

TJA1446 Product data sheet

| Bit | Symbol   | Access | Value | Description                                       |  |
|-----|----------|--------|-------|---------------------------------------------------|--|
| 7:1 | reserved | R      | -     | ignore on read                                    |  |
| 0   | LIMPFSOS | R      |       | LIMPFSO_N pin status:                             |  |
|     |          |        | 0     | V <sub>LIMPFSO_N</sub> < V <sub>th(limp)min</sub> |  |
|     |          |        | 1     | V <sub>LIMPFSO_N</sub> > V <sub>th(limp)max</sub> |  |

#### Table 42. Fail-safe output status register (address 076h)

### 7.12.10 System reset register

#### Table 43. System reset register (address FE0h)

| Bit | Symbol | Access | Value | Description                   |
|-----|--------|--------|-------|-------------------------------|
| 7:0 | SFR    | W      |       | software-forced system reset: |
|     |        |        | 01h   | set up system reset           |
|     |        |        | 80h   | confirm system reset          |

### 7.12.11 Wake-up pulse configuration register

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Table 4 | Table 44. Wake-up pulse configuration register (address 0401) |        |       |                                                |  |  |  |
|---------|---------------------------------------------------------------|--------|-------|------------------------------------------------|--|--|--|
| Bit     | Symbol                                                        | Access | Value | Description                                    |  |  |  |
| 7:1     | reserved                                                      | R      | -     | always write 00h; ignore on read               |  |  |  |
| 0       | WFC                                                           | R/W    |       | wake-up pulse width ( $t_{wake}$ ) on WAKE pin |  |  |  |
|         |                                                               |        | 0*    | short wake-up time                             |  |  |  |

long wake-up time

Table 44. Wake-up pulse configuration register (address 040h)

1

### 7.12.12 Interrupt registers

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

Write 1 to clear (W1C) interrupt status bit after interrupt detected.

| Bit | Symbol   | Access | Value            | Description                                    |  |
|-----|----------|--------|------------------|------------------------------------------------|--|
| 7   | reserved | R      | -                | always write 0; ignore on read                 |  |
| 6   | CWE      | R/W    |                  | CAN wake-up interrupt enable:                  |  |
|     |          |        | 0*               | disable CAN wake-up interrupt                  |  |
|     |          |        | 1 <sup>[1]</sup> | enable CAN wake-up interrupt                   |  |
| 5   | OTE      | R/W    |                  | overtemperature shutdown interrupt enable:     |  |
|     |          |        | 0*               | disable overtemperature shutdown interrupt     |  |
|     |          |        | 1                | enable overtemperature shutdown interrupt      |  |
| 4   | SPIFE    | R/W    |                  | SPI failure interrupt enable:                  |  |
|     |          |        | 0*               | disable SPI failure interrupt                  |  |
|     |          |        | 1                | enable SPI failure interrupt                   |  |
| 3   | UVCCE    | R/W    |                  | V <sub>CC</sub> undervoltage interrupt enable: |  |
|     |          |        | 0                | disable V <sub>CC</sub> undervoltage interrupt |  |
|     |          |        | 1*               | enable V <sub>CC</sub> undervoltage interrupt  |  |
| 2   | reserved | R      | -                | always write 0; ignore on read                 |  |
| 1   | WPRE     | R/W    |                  | WAKE pin rising-edge interrupt enable:         |  |
|     |          |        | 0*               | disable WAKE pin rising-edge interrupt         |  |
|     |          |        | 1 <sup>[1]</sup> | enable WAKE pin rising-edge interrupt          |  |
| 0   | WPFE     | R/W    |                  | WAKE pin falling-edge interrupt enable:        |  |
|     |          |        | 0*               | disable WAKE pin falling-edge interrupt        |  |
|     |          |        | 1 <sup>[1]</sup> | enable WAKE pin falling-edge interrupt         |  |

Table 45. System interrupt enable register (address 010h)

[1] Value after entering FSM\_FS Fail-safe mode.

| Bit | Symbol   | Access | Value | Description                             |
|-----|----------|--------|-------|-----------------------------------------|
| 7:4 | reserved | R      | -     | always write 0000; ignore on read       |
| 3   | CBSE     | R/W    |       | CAN bus silence interrupt enable:       |
|     |          |        | 0*    | disable CAN bus silence interrupt       |
|     |          |        | 1     | enable CAN bus silence interrupt        |
| 2   | BUSDOME  | R/W    |       | CAN bus dominant interrupt enable:      |
|     |          |        | 0*    | disable CAN bus dominant interrupt      |
|     |          |        | 1     | enable CAN bus dominant interrupt       |
| 1   | TXD2DOME | R/W    |       | TXD2 dominant timeout interrupt enable: |

Table 46. CAN interrupt enable register (address 011h)

| Bit | Symbol  | Access | Value | Description                             |
|-----|---------|--------|-------|-----------------------------------------|
|     |         |        | 0*    | disable TXD2 dominant timeout interrupt |
|     |         |        | 1     | enable TXD2 dominant timeout interrupt  |
| 0   | TXDDOME | R/W    |       | TXD dominant timeout interrupt enable:  |
|     |         |        | 0*    | disable TXD dominant timeout interrupt  |
|     |         |        | 1     | enable TXD dominant timeout interrupt   |

#### Table 46. CAN interrupt enable register (address 011h)...continued

### Table 47. GPIO interrupt enable register (address 012h)

### For GPIOx wake-up detection, bits GPIOxFS must be set to 0x13, 0x14 or 0x15 (see <u>Table 25</u> and <u>Table 26</u>).

| Bit                        | Symbol   | Access                  | Value                   | Description                         |
|----------------------------|----------|-------------------------|-------------------------|-------------------------------------|
| 7:2                        | reserved | R                       | -                       | always write 000000; ignore on read |
| 1                          | GPIO2E   | R/W                     | GPIO2 interrupt enable: |                                     |
|                            |          |                         | 0*                      | disable GPIO2 interrupt             |
|                            |          |                         | 1                       | enable GPIO2 interrupt              |
| 0                          | GPIO1E   | R/W                     |                         | GPIO1 interrupt enable:             |
| 0* disable GPIO1 interrupt |          | disable GPIO1 interrupt |                         |                                     |
|                            |          |                         | 1                       | enable GPIO1 interrupt              |

#### Table 48. System interrupt status register (address 060h)

| Bit | Symbol            | Access | Value | Description                                        |
|-----|-------------------|--------|-------|----------------------------------------------------|
| 7   | PO <sup>[1]</sup> | R/W1C  |       | power-on/system reset interrupt:                   |
|     |                   |        | 0     | no power-on/system reset interrupt detected        |
|     |                   |        | 1*    | power-on/system reset interrupt detected           |
| 6   | CW <sup>[2]</sup> | R/W1C  |       | CAN wake-up interrupt:                             |
|     |                   |        | 0*    | no CAN wake-up interrupt detected                  |
|     |                   |        | 1     | CAN wake-up interrupt detected                     |
| 5   | OT                | R/W1C  |       | overtemperature warning interrupt:                 |
|     |                   |        | 0*    | no overtemperature warning interrupt detected      |
|     |                   |        | 1     | overtemperature warning interrupt detected         |
| 4   | SPIF              | R/W1C  |       | SPI failure interrupt:                             |
|     |                   |        | 0*    | no SPI failure interrupt detected                  |
|     |                   |        | 1     | SPI failure interrupt detected                     |
| 3   | UVCC              | R/W1C  |       | V <sub>CC</sub> undervoltage interrupt:            |
|     |                   |        | 0*    | no V <sub>CC</sub> undervoltage interrupt detected |
|     |                   |        | 1     | V <sub>CC</sub> undervoltage interrupt detected    |
| 2   | reserved          | R      | -     | always write 1; ignore on read                     |

TJA1446 Product data sheet

| Bit | Symbol             | Access | Value | Description                                 |  |
|-----|--------------------|--------|-------|---------------------------------------------|--|
| 1   | WPR <sup>[2]</sup> | R/W1C  |       | WAKE pin rising-edge interrupt:             |  |
|     |                    |        | 0*    | no WAKE pin rising-edge interrupt detected  |  |
|     |                    |        | 1     | WAKE pin rising-edge interrupt detected     |  |
| 0   | WPF <sup>[2]</sup> | R/W1C  |       | WAKE pin falling-edge interrupt:            |  |
|     |                    |        | 0*    | no WAKE pin falling-edge interrupt detected |  |
|     |                    |        | 1     | WAKE pin falling-edge interrupt detected    |  |

#### Table 48. System interrupt status register (address 060h)...continued

[1] [2]

PO interrupt is always enabled. This interrupt is also a wake-up source.

| Bit | Symbol          | Access    | Value Description                   |                                             |
|-----|-----------------|-----------|-------------------------------------|---------------------------------------------|
| 7:4 | reserved        | R         | - always write 1111; ignore on read |                                             |
| 3   | CBS             | R/W1C     |                                     | CAN bus silence interrupt:                  |
|     |                 |           | 0*                                  | no CAN bus silence interrupt detected       |
|     |                 |           | 1                                   | CAN bus silence interrupt detected          |
| 2   | BUSDOM          | R/W1C     |                                     | CAN bus dominant interrupt:                 |
|     |                 |           | 0*                                  | no CAN bus dominant interrupt detected      |
|     |                 |           | 1                                   | CAN bus dominant interrupt detected         |
| 1   | TXD2DOM R/W1C 1 |           |                                     | TXD2 dominant timeout interrupt:            |
|     |                 | 0* no TXE |                                     | no TXD2 dominant timeout interrupt detected |
|     |                 |           | 1                                   | TXD2 dominant timeout interrupt detected    |
| 0   | TXDDOM          | R/W1C     |                                     | TXD dominant timeout interrupt:             |
|     |                 |           | 0*                                  | no TXD dominant timeout interrupt detected  |
|     |                 |           | 1                                   | TXD dominant timeout interrupt detected     |

#### Table 49. CAN interrupt status register (address 061h)

### Table 50. Partial networking interrupt status register (address 062h)

|     |                       | <u> </u> |       |                                                                |  |
|-----|-----------------------|----------|-------|----------------------------------------------------------------|--|
| Bit | Symbol                | Access   | Value | Description                                                    |  |
| 7:3 | reserved              | R        | -     | always write 11111; ignore on read                             |  |
| 2   | PNFDER <sup>[1]</sup> | R/W1C    |       | partial networking frame detection error interrupt:            |  |
|     |                       |          | 0*    | no partial networking frame detection error interrupt detected |  |
|     |                       |          | 1     | partial networking frame detection error interrupt detected    |  |
| 1:0 | reserved              | R        | -     | always write 11; ignore on read                                |  |

[1] PNFDER interrupt is always enabled.

| Bit | Symbol   | Access | Value | Description                         |
|-----|----------|--------|-------|-------------------------------------|
| 7:2 | reserved | R      | -     | always write 111111; ignore on read |
| 1   | GPIO2    | R/W1C  |       | GPIO2 interrupt:                    |
|     |          |        | 0*    | no GPIO2 interrupt detected         |
|     |          |        | 1     | GPIO2 interrupt detected            |
| 0   |          |        |       | GPIO1 interrupt:                    |
|     |          |        | 0*    | no GPIO1 interrupt detected         |
|     |          |        | 1     | GPIO1 interrupt detected            |

Table 51. GPIO interrupt status register (address 063h)>

### 7.12.13 Lock control register

Reset values after system startup (BOOT\_OK; see Figure 3) are indicated by '\*'.

| Bit | Symbol      | Access          | Value | Description                                                                |  |
|-----|-------------|-----------------|-------|----------------------------------------------------------------------------|--|
| 7:5 | reserved    | R               | -     | always write 000; ignore on read                                           |  |
| 4   | LKGPM       | M R/W <u>0*</u> |       | Lock control: general-purpose memory registers (0xFF0 to 0xFF3):           |  |
|     |             |                 |       | SPI write access enabled                                                   |  |
|     |             |                 | 1     | SPI write access disabled                                                  |  |
| 3   | LKRST       | R/W             |       | Lock control: system reset register (0xFE0):                               |  |
|     |             |                 | 0     | SPI write access enabled                                                   |  |
|     | 1*          |                 | 1*    | SPI write access disabled                                                  |  |
| 2   | 2 LKCFG R/W |                 |       | Lock control: System/Wake/CAN configuration registers (0x40 to 0x47):      |  |
|     |             |                 | 0*    | SPI write access enabled                                                   |  |
|     |             |                 | 1     | SPI write access disabled                                                  |  |
| 1   | LKPNC R/W   |                 |       | Lock control: partial networking configuration registers (0x020 to 0x032): |  |
|     |             |                 | 0*    | SPI write access enabled                                                   |  |
|     |             |                 | 1     | SPI write access disabled                                                  |  |
| 0   | LKIE        | R/W             |       | Lock control: interrupt enable registers (0x010, 0x011, 0x012):            |  |
|     |             |                 | 0*    | SPI write access enabled                                                   |  |
|     |             |                 | 1     | SPI write access disabled                                                  |  |

Table 52. Lock control register (address 050h)

### 7.12.14 General-purpose memory registers

The TJA1446 allocates 4 bytes of memory for general-purpose registers used to store user information. Note that these registers are not cleared during an SPI system reset. They are cleared when the device enters Off mode.

 Table 53. General-purpose memory registers 0 to 3 (addresses FF0h to FF3h)

| Addr. | Bit | Symbol    | Access | Value | Description              |
|-------|-----|-----------|--------|-------|--------------------------|
| FF0h  | 7:0 | GPM[7:0]  | R/W    | 00h   | general-purpose memory 0 |
| FF1h  | 7:0 | GPM[15:8] | R/W    | 00h   | general-purpose memory 1 |

TJA1446

### High-speed CAN transceiver with partial networking and advanced system monitoring

| Table 53. |     |        |   |         |             |
|-----------|-----|--------|---|---------|-------------|
| Addu      | D:4 | Symbol | A | V/alsea | Description |

| Addr. | Bit | Symbol     | Access | Value | Description              |
|-------|-----|------------|--------|-------|--------------------------|
| FF2h  | 7:0 | GPM[23:16] | R/W    | 00h   | general-purpose memory 2 |
| FF3h  | 7:0 | GPM[31:24] | R/W    | 00h   | general-purpose memory 3 |

### 7.12.15 Device identification register

| Table 54 | <b>Device identification</b> | register | (address | FFFh) |
|----------|------------------------------|----------|----------|-------|
|          | Device Identification        | register | laudiess |       |

| Bit | Symbol | Access | Value | Description                   |
|-----|--------|--------|-------|-------------------------------|
| 7:0 | IDS    | R      |       | device identification number: |
|     |        |        | 03h   | TJA1446A                      |
|     |        |        | 04h   | TJA1446B                      |
|     |        |        | 05h   | TJA1446C                      |

### 8 Limiting values

#### Table 55. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to pin GND, unless otherwise specified; positive currents flow into the IC.

| Symbol                    | Parameter                                | Conditions                                                                                       |      | Min  | Мах                                  | Unit |
|---------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|--------------------------------------|------|
| V <sub>x</sub>            | Voltage on pin x <sup>[1]</sup>          | pins VCC, VIO                                                                                    |      | -0.3 | +6                                   | V    |
|                           |                                          |                                                                                                  |      | -    | +7 <sup>[2]</sup>                    | V    |
|                           |                                          | pins VBAT                                                                                        |      | -    | +40                                  | V    |
|                           |                                          | LIMPFSO_N                                                                                        |      | -0.3 | +40                                  | V    |
|                           |                                          | pin INH                                                                                          |      | -0.3 | V <sub>BAT</sub> +0.3 <sup>[3]</sup> | V    |
|                           |                                          | pins CANH, CANL, WAKE                                                                            |      | -36  | +40                                  | V    |
|                           |                                          | pins RXD, TXD, SCSN, SCK, SDI, SDO,<br>RST_N, GPIOx                                              |      | -0.3 | V <sub>IO</sub> +0.3 <sup>[4]</sup>  | V    |
| I <sub>r(VBAT)</sub>      | reverse current on pin<br>VBAT           |                                                                                                  |      | -10  | -                                    | mA   |
| I <sub>O(INH)</sub>       | output current on pin INH                |                                                                                                  |      | -2   | -                                    | mA   |
| I <sub>O(LIMPFSO_N)</sub> | output current on pin<br>LIMPFSO_N       |                                                                                                  |      | -    | 2                                    | mA   |
| I <sub>O(RST_N)</sub>     | output current on pin<br>RST_N           |                                                                                                  |      | -    | 18                                   | mA   |
| V <sub>(CANH</sub> -CANL) | voltage between pin CANH<br>and pin CANL |                                                                                                  |      | -40  | +40                                  | V    |
| V <sub>trt</sub>          | transient voltage                        | on pin VBAT; on pins CANH, CANL and WAKE via 1 nF capacitor; pin WAKE with 3 k $\Omega$ resistor | [5]  |      |                                      |      |
|                           |                                          | pulse 1                                                                                          |      | -100 | -                                    | V    |
|                           |                                          | pulse 2a                                                                                         |      | -    | +75                                  | V    |
|                           |                                          | pulse 3a                                                                                         |      | -150 | -                                    | V    |
|                           |                                          | pulse 3b                                                                                         |      | -    | +100                                 | V    |
| V <sub>ESD</sub>          | electrostatic discharge                  | IEC 61000-4-2 (150 pF, 330 $\Omega$ discharge circuit)                                           | [6]  |      |                                      |      |
|                           | voltage                                  | on pins CANH, CANL; on pin VBAT with<br>100 nF capacitor; on pin WAKE with ≥3 kΩ<br>resistor     |      | -8   | +8                                   | kV   |
|                           |                                          | Human Body Model (HBM)                                                                           |      |      |                                      |      |
|                           |                                          | on any pin                                                                                       | [7]  | -4   | +4                                   | kV   |
|                           |                                          | on pins CANH, CANL                                                                               | [8]  | -8   | +8                                   | kV   |
|                           |                                          | Charged Device Model (CDM)                                                                       | [9]  |      |                                      |      |
|                           |                                          | on any pin                                                                                       |      | -500 | +500                                 | V    |
| T <sub>vj</sub>           | virtual junction temperature             |                                                                                                  | [10] | -40  | +150                                 | °C   |
| T <sub>stg</sub>          | storage temperature                      |                                                                                                  | [11] | -55  | +150                                 | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] The device can withstand voltages between 6 V and 7 V for a total of 20 s over the product lifetime.

- Absolute maximum of 40 V. [3]
- [4]
- Subject to the qualifications detailed in Table notes 1 and 2 above for pin VIO, and for VIO-related input pins. Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637, part 2. Verified by an external test house according to IEC TS 62228, Section 4.3. [5] [6]
- According to AEC-Q100-002.
- [7] [8] Pins stressed to reference group containing all ground and supply pins, emulating the application circuit (Figure 14). HBM pulse as specified in AEC-Q100-002 used.
- According to AEC-Q100-011. [9]
- In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).  $T_{stg}$  in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2. [10]
- [11]

### 9 Thermal characteristics

### Table 56. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol                | Parameter                                                          | Conditions <sup>[1]</sup> | Тур | Unit |
|-----------------------|--------------------------------------------------------------------|---------------------------|-----|------|
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient                        | DHVQFN18                  | 69  | K/W  |
| R <sub>th(j-c)</sub>  | thermal resistance from junction to case <sup>[2]</sup>            | DHVQFN18                  | 29  | K/W  |
| $\Psi_{j\text{-top}}$ | thermal characterization parameter from junction to top of package | DHVQFN18                  | 9   | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm).

[2] Case temperature refers to the center of the heatsink at the bottom of the package.

### **10** Static characteristics

#### Table 57. Static characteristics

 $T_{vj}$  = -40 °C to +150°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol             | Parameter                          | Conditions                                                                         | Min  | Тур | Max   | Unit |
|--------------------|------------------------------------|------------------------------------------------------------------------------------|------|-----|-------|------|
| Supply; pi         | n VCC                              |                                                                                    | 1    | I   |       |      |
| V <sub>CC</sub>    | supply voltage                     |                                                                                    | 4.5  | -   | 5.5   | V    |
| V <sub>uvd</sub>   | undervoltage detection voltage     | [2]                                                                                | 4    | -   | 4.5   | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis<br>voltage |                                                                                    | 50   | -   | -     | mV   |
| I <sub>CC</sub>    | supply current                     | Normal mode; transmitter dominant                                                  | -    | 38  | 60    | mA   |
|                    |                                    | Normal mode; short circuit on bus lines;<br>-3 V < $(V_{CANH} = V_{CANL}) < +40 V$ | -    | -   | 125   | mA   |
|                    |                                    | Normal mode, transmitter recessive                                                 | -    | 6   | 9     | mA   |
|                    |                                    | ListenOnly mode, LPL = 0                                                           | -    | 6   | 9     | mA   |
|                    |                                    | ListenOnly mode; LPL = 1; VBATVCC = 0;<br>$T_{vj}$ < 150 °C                        | -    | -   | 30    | μA   |
|                    |                                    | ListenOnly mode; LPL = 1; VBATVCC = 1;<br>$T_{vj}$ < 150 °C                        | -    | 90  | 165   | μA   |
|                    |                                    | Standby or Sleep mode; T <sub>vj</sub> < 85 °C                                     | -    | -   | 3     | μA   |
|                    |                                    | Standby or Sleep mode; T <sub>vj</sub> < 150 °C                                    | -    | -   | 30    | μA   |
| I/O level a        | dapter supply; pin VIO             | ·                                                                                  |      |     |       |      |
| V <sub>IO</sub>    | supply voltage                     |                                                                                    | 1.71 | -   | 5.5   | V    |
| V <sub>uvd</sub>   | undervoltage detection             | Sleep mode <sup>[2]</sup>                                                          | 1.5  | -   | 1.71  | V    |
|                    | voltage                            | all modes except Sleep and Off [2]                                                 |      |     |       |      |
|                    |                                    | TJA1446A                                                                           | 1.62 | -   | 1.692 | V    |
|                    |                                    | TJA1446B, TJA1446C                                                                 | 2.97 | -   | 3.102 | V    |
| V <sub>uvr</sub>   | undervoltage release<br>voltage    | all modes except Sleep and Off                                                     |      |     |       |      |

TJA1446

Table 57. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol             | Parameter                      | Conditions                                                                                                                                                              | Min               | Тур | Max   | Unit |
|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-------|------|
|                    |                                | TJA1446A                                                                                                                                                                | 1.638             | -   | 1.71  | V    |
|                    |                                | TJA1446B, TJA1446C                                                                                                                                                      | 3.003             | -   | 3.135 | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis        | Sleep mode                                                                                                                                                              | 33                | -   | -     | mV   |
|                    | voltage                        | all modes except Sleep and Off                                                                                                                                          |                   |     |       |      |
|                    |                                | TJA1446A                                                                                                                                                                | 14                | -   | -     | mV   |
|                    |                                | TJA1446B, TJA1446C                                                                                                                                                      | 26                | -   | -     | mV   |
| V <sub>ovd</sub>   | overvoltage threshold          | all modes except Sleep and Off                                                                                                                                          |                   |     |       |      |
|                    | voltage                        | TJA1446A                                                                                                                                                                | 1.89              | -   | 1.98  | mV   |
|                    |                                | TJA1446B                                                                                                                                                                | 3.465             | -   | 3.63  | mV   |
|                    |                                | TJA1446C                                                                                                                                                                | 5.25              | -   | 5.5   | mV   |
| I <sub>IO</sub>    | supply current                 | Normal or ListenOnly mode (excluding pull-<br>up currents on $V_{IO}$ -related pins);<br>$V_{TXD} = V_{IO}$                                                             | -                 | -   | 5     | μA   |
|                    |                                | Standby or Sleep mode;; T <sub>vj</sub> < 85 °C                                                                                                                         | -                 | -   | 2     | μA   |
|                    |                                | Standby or Sleep mode; T <sub>vj</sub> < 150 °C                                                                                                                         | -                 | -   | 4     | μA   |
| Supply; pii        | n VBAT                         |                                                                                                                                                                         |                   |     | -     |      |
| V <sub>BAT</sub>   | battery supply voltage         |                                                                                                                                                                         | 4.75              | -   | 40    | V    |
| V <sub>uvd</sub>   | undervoltage detection voltage | all modes <sup>[2</sup>                                                                                                                                                 | <sup>]</sup> 4.25 | -   | 4.75  | V    |
| I <sub>BAT</sub>   | battery supply current         | Normal mode or (ListenOnly mode; VBATVCC = 1 or LPL = 0); pin INH left open; $V_{BAT} \le 28 \text{ V}$                                                                 | ] _               | -   | 400   | μA   |
|                    |                                | ListenOnly mode; VBATVCC = 0 and [3 LPL = 1; pin INH left open; $V_{BAT} \le 28 \text{ V}$                                                                              | ] -               | -   | 525   | μA   |
|                    |                                | Sleep or Standby mode; CAN Offline <sup>[3</sup><br>Bias mode; pin INH left open; CWE = 1;<br>CPNC = 1; PNCOK = 1; $V_{WAKE} = V_{BAT}$ ;<br>$V_{BAT} \le 28 \text{ V}$ | ]                 |     |       |      |
|                    |                                | VBATVCC = 0; T <sub>vj</sub> < 85 °C                                                                                                                                    | -                 | -   | 450   | μA   |
|                    |                                | VBATVCC = 0; T <sub>vj</sub> < 150 °C                                                                                                                                   | -                 | -   | 500   | μA   |
|                    |                                | VBATVCC = 1; T <sub>vj</sub> < 85 °C                                                                                                                                    | -                 | -   | 350   | μA   |
|                    |                                | VBATVCC = 1; T <sub>vj</sub> < 150 °C                                                                                                                                   | -                 | -   | 375   | μA   |
|                    |                                | Standby mode; CAN Offline mode; pin INH<br>left open; V <sub>WAKE</sub> = V <sub>BAT</sub> or GND; V <sub>BAT</sub> ≤<br>28 V                                           |                   |     |       |      |
|                    |                                | Tvj < 85 °C                                                                                                                                                             | -                 | 22  | 50    | μA   |
|                    |                                | Tvj < 150 °C                                                                                                                                                            | -                 | 22  | 60    | μA   |
|                    |                                | Sleep mode; CAN Offline mode; $V_{WAKE}$ = $V_{BAT}$ or GND; $V_{BAT} \le 28$ V; $V_{IO}$ = 0 V                                                                         |                   |     |       |      |

### Table 57. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                        | Conditions                                                                                                      | Min                | Тур  | Max                 | Unit |
|-----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|------|---------------------|------|
|                       |                                  | Tvj < 85 °C                                                                                                     | -                  | 12   | 20                  | μA   |
|                       |                                  | Tvj < 150 °C                                                                                                    | -                  | 12   | 33                  | μA   |
|                       |                                  | $V_{BAT}$ = 32 V; BCCTRL = 0; additional<br>current due to $V_{BAT}$ being increased to<br>32 V                 | -                  | 0.15 | 0.5                 | mA   |
|                       |                                  | V <sub>BAT</sub> = 40 V; BCCTRL = 0; additional<br>current due to V <sub>BAT</sub> being increased to<br>40 V   | -                  | 1.2  | 1.8                 | mA   |
| CAN trans             | mit data input; pin TXD          |                                                                                                                 | <b>I</b>           |      |                     |      |
| V <sub>IH</sub>       | HIGH-level input voltage         |                                                                                                                 | 0.7V <sub>IO</sub> | -    | -                   | V    |
| V <sub>IL</sub>       | LOW-level input voltage          |                                                                                                                 | -                  | -    | 0.3V <sub>IO</sub>  | V    |
| V <sub>hys(TXD)</sub> | hysteresis voltage on pin<br>TXD |                                                                                                                 | 50                 | -    | -                   | mV   |
| R <sub>pu</sub>       | pull-up resistance               |                                                                                                                 | 20                 | -    | 80                  | kΩ   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | $TXD = high-Z \text{ or } V_{IO} < V_{uvd(VIO)};$<br>0 V < V <sub>TXD</sub> < V <sub>IO</sub>                   | -5                 | -    | +5                  | μA   |
| Ci                    | input capacitance                |                                                                                                                 | [3] _              | -    | 10                  | pF   |
| CAN recei             | ve data output; pin RXD          |                                                                                                                 |                    |      | 1                   |      |
| I <sub>OH</sub>       | HIGH-level output current        | $V_{RXD} = V_{IO} - 0.4 V$                                                                                      | -10                | -    | -1                  | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>RXD</sub> = 0.4 V                                                                                        | 1                  | -    | 10                  | mA   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | $\begin{array}{l} RXD = high-Z \text{ or } V_{IO} < V_{uvd(VIO)}; \\ 0 \ V < V_{RXD} < V_{IO} \end{array}$      | -5                 | -    | +5                  | μA   |
| Serial peri           | pheral interface                 |                                                                                                                 | <b>I</b>           |      |                     |      |
| input pins            | SDI, SCK and SCSN                |                                                                                                                 |                    |      |                     |      |
| V <sub>IH</sub>       | HIGH-level input voltage         |                                                                                                                 | 0.7V <sub>IO</sub> | -    | -                   | V    |
| V <sub>IL</sub>       | LOW-level input voltage          |                                                                                                                 | -                  | -    | 0.3V <sub>IO</sub>  | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                 | 50                 | -    | -                   | mV   |
| R <sub>pd</sub>       | pull-down resistance             | on pins SCK and SDI in Repeater mode; $V_{SCK} = V_{IL}$ ; $V_{SDI} = V_{IL}$                                   | 20                 | -    | 80                  | kΩ   |
| R <sub>pu</sub>       | pull-up resistance               | on pins SCK and SDI in Repeater mode; $V_{SCK} = V_{IH}; V_{SDI} = V_{IH}$                                      | 20                 | -    | 80                  | kΩ   |
|                       |                                  | on pin SCSN                                                                                                     | <sup>[4]</sup> 20  | -    | 80                  | kΩ   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | pins SDI and SCK; high-Z or<br>$V_{IO} < V_{uvd(VIO)}$ ; 0 V < $V_{SDI} < V_{IO}$ ;<br>0 V < $V_{SCK} < V_{IO}$ | -5                 | -    | +5                  | μA   |
| C <sub>i</sub>        | input capacitance                |                                                                                                                 | [3] _              | -    | 10                  | pF   |
| output pin            | SDO                              |                                                                                                                 |                    |      |                     |      |
| I <sub>OH</sub>       | HIGH-level output current        | V <sub>SDO</sub> = VIO - 0.4 V                                                                                  | -10                | -    | -1                  | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>SDO</sub> = 0.4 V                                                                                        | 1                  | -    | 10                  | mA   |
| TJA1446               | · ·                              | All information provided in this document is subject to legal disclaimers.                                      |                    |      | 24 NXP B.V. All rig |      |

### Table 57. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_I$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                        | Conditions                                                                                                                                                                                                                                                                                                                                                                   | Min                | Тур | Мах                 | Unit |
|-----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------------|------|
| I <sub>OL(off)</sub>  | Off state output leakage current | $V_{SCSN} = V_{IO}$ or high-Z or $V_{IO} < V_{uvd(VIO)}$ ;<br>0 V < $V_{SDO} < V_{IO}$                                                                                                                                                                                                                                                                                       | -5                 | -   | +5                  | μA   |
| General pu            | urpose I/Os; pins GPIOx          |                                                                                                                                                                                                                                                                                                                                                                              |                    |     |                     |      |
| I <sub>OH</sub>       | HIGH-level output current        | V <sub>GPIOx</sub> = VIO - 0.4 V; depending on GPIO configuration                                                                                                                                                                                                                                                                                                            | -10                | -   | -1                  | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>GPIOx</sub> = 0.4 V; depending on GPIO configuration                                                                                                                                                                                                                                                                                                                  | 1                  | -   | 10                  | mA   |
| V <sub>IH</sub>       | HIGH-level input voltage         | depending on GPIO configuration                                                                                                                                                                                                                                                                                                                                              | 0.7V <sub>IO</sub> | -   | -                   | V    |
| V <sub>IL</sub>       | LOW-level input voltage          | depending on GPIO configuration                                                                                                                                                                                                                                                                                                                                              | -                  | -   | 0.3V <sub>IO</sub>  | V    |
| V <sub>hys</sub>      | hysteresis voltage               | depending on GPIO configuration                                                                                                                                                                                                                                                                                                                                              | 50                 | -   | -                   | mV   |
| R <sub>pu</sub>       | pull-up resistance               | depending on GPIO configuration                                                                                                                                                                                                                                                                                                                                              | 20                 | -   | 80                  | kΩ   |
| R <sub>pd</sub>       | pull-down resistance             | depending on GPIO configuration                                                                                                                                                                                                                                                                                                                                              | 20                 | -   | 80                  | kΩ   |
| I <sub>OL(off)</sub>  | Off state output leakage current | high-Z or $V_{IO} < V_{uvd(VIO)}$ ; 0 V < $V_{GPIOx} < V_{IO}$                                                                                                                                                                                                                                                                                                               | -5                 | -   | 5                   | μA   |
| C <sub>i</sub>        | input capacitance                | [3]                                                                                                                                                                                                                                                                                                                                                                          | -                  | -   | 10                  | pF   |
| Reset inpu            | t/output; pin RST_N              |                                                                                                                                                                                                                                                                                                                                                                              | -                  |     | -                   | 1    |
| V <sub>IH</sub>       | HIGH-level input voltage         |                                                                                                                                                                                                                                                                                                                                                                              | 0.7V <sub>IO</sub> | -   | -                   | V    |
| V <sub>IL</sub>       | LOW-level input voltage          |                                                                                                                                                                                                                                                                                                                                                                              | -                  | -   | 0.3V <sub>IO</sub>  | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                                                                                                                                                                                                                                                                              | 50                 | -   | -                   | mV   |
| V <sub>OL</sub>       | LOW-level output voltage         | $ \begin{split} I_{\text{RST_N}} &= 1 \text{ mA; } ((0 \text{ V} \leq \text{V}_{\text{BAT}} \leq \text{V}_{\text{uvd}(\text{VBAT})}) \\ \text{and } \overline{\text{V}_{\text{VIO}}} \geq 1.2 \text{ V}) \text{ or } ((\text{V}_{\text{BAT}} > \text{V}_{\text{uvd}(\text{VBAT})}) \\ \text{and } (0 \text{ V} \leq \text{V}_{\text{VIO}} \leq 5.5 \text{ V})) \end{split} $ | 0                  | -   | 0.4                 | V    |
|                       |                                  | $I_{RST_N} = 10 \text{ mA}; V_{BAT} > V_{uvd(VBAT)} \text{ and}$<br>$0 \text{ V} \le V_{VIO} \le 5.5 \text{ V}$ <sup>[3]</sup>                                                                                                                                                                                                                                               | 0                  | -   | 0.25V <sub>IO</sub> | V    |
| R <sub>pu</sub>       | pull-up resistance               | to V <sub>IO</sub>                                                                                                                                                                                                                                                                                                                                                           | 20                 | -   | 80                  | kΩ   |
| C <sub>i</sub>        | input capacitance                | [3]                                                                                                                                                                                                                                                                                                                                                                          | -                  | -   | 10                  | pF   |
| Local wake            | e-up input; pin WAKE             |                                                                                                                                                                                                                                                                                                                                                                              |                    |     |                     |      |
| R <sub>pu</sub>       | pull-up resistance               | $V_{WAKE} > V_{th(wake)(max)}$ for t > t <sub>wake(max)</sub>                                                                                                                                                                                                                                                                                                                | 100                | -   | 400                 | kΩ   |
| R <sub>pd</sub>       | pull-down resistance             | $V_{WAKE} < V_{th(wake)(min)}$ for t > t <sub>wake(max)</sub>                                                                                                                                                                                                                                                                                                                | 100                | -   | 400                 | kΩ   |
| V <sub>th(wake)</sub> | wake-up threshold voltage        |                                                                                                                                                                                                                                                                                                                                                                              | 1.8                | -   | 2.6                 | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                                                                                                                                                                                                                                                                              | 90                 | -   | -                   | mV   |
| Limp/fail-s           | afe ouput; pin LIMPFSO_N         |                                                                                                                                                                                                                                                                                                                                                                              |                    |     |                     |      |
| V <sub>OL</sub>       | LOW-level output voltage         | I <sub>LIMPFSO_N</sub> = 2 mA; LIMPFSO_N pin LOW<br>(bit LIMPFSOC = 01)                                                                                                                                                                                                                                                                                                      | 0                  | -   | 0.5                 | V    |
| IL                    | leakage current                  | $V_{\text{LIMPFSO_N}}$ = 40 V; LIMPFSO_N pin HIGH<br>(V <sub>IO</sub> ) or high-Z (bit LIMPFSOC = 00, 10 or<br>11)                                                                                                                                                                                                                                                           | -2                 | -   | 2                   | μA   |

### Table 57. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_I$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                           | Conditions                                                                                                                                                 | ľ                       | Min                | Тур | Мах                | Unit |
|-----------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|-----|--------------------|------|
| ΔV <sub>H</sub>       | HIGH-level voltage drop             | $I_{\text{LIMPFSO_N}} = -100 \ \mu\text{A}$ ; LIMPFSO_N pin<br>HIGH (V <sub>IO</sub> ; bit LIMPFSOC = 10 or 11)                                            |                         |                    |     |                    |      |
|                       |                                     | TJA1446A                                                                                                                                                   | (                       | 0                  | -   | 0.45               | V    |
|                       |                                     | TJA1446B, TJA1446C                                                                                                                                         | (                       | 0                  | -   | 1                  | V    |
| I <sub>O(sc)</sub>    | short-circuit output current        | V <sub>LIMPFSO_N</sub> = 40 V; LIMPFSO_N pin LOW<br>(bit LIMPFSOC = 01)                                                                                    | 2                       | 2                  | -   | 18                 | mA   |
| V <sub>th(limp)</sub> | limp threshold voltage              | for read back                                                                                                                                              | (                       | 0.5                | -   | 1.3                | V    |
| Inhibit outp          | out pin; pin INH                    |                                                                                                                                                            |                         |                    |     |                    | 1    |
| ΔV <sub>H</sub>       | HIGH-level voltage drop             | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -1 \text{ mA}$                                                                                                | (                       | 0                  | -   | 1                  | V    |
|                       |                                     | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -2 \text{ mA}$                                                                                                | (                       | 0                  | -   | 2                  | V    |
| ۱ <sub>L</sub>        | leakage current                     | Sleep mode; high-Z                                                                                                                                         | -                       | -2                 | -   | 2                  | μA   |
| I <sub>O(sc)</sub>    | short-circuit output current        | V <sub>INH</sub> = 0 V                                                                                                                                     | -                       | -15                | -   | -2                 | mA   |
| Bus lines;            | pins CANH and CANL                  | I                                                                                                                                                          |                         |                    | 1   |                    |      |
| V <sub>O(dom)</sub>   | dominant output voltage             | CAN Active mode; $V_{TXD} = 0 V$ ;<br>t < $t_{to(dom)TXD}$ ; $V_{CC} \ge 4.75 V$                                                                           |                         |                    |     |                    |      |
|                       |                                     | pin CANH; $R_L$ = 50 Ω to 65 Ω                                                                                                                             | 2                       | 2.75               | 3.5 | 4.5                | V    |
|                       |                                     | pin CANL; $R_L$ = 50 Ω to 65 Ω                                                                                                                             | (                       | 0.5                | 1.5 | 2.25               | V    |
| V <sub>TXsym</sub>    | transmitter voltage<br>symmetry     | $  V   X_{SVM} - V CANH   V CANL, USPLII - +.7 III,$                                                                                                       | <sup>[3]</sup> (<br>[5] | 0.9V <sub>CC</sub> | -   | 1.1V <sub>CC</sub> | V    |
| V <sub>cm(step)</sub> | common mode voltage step            |                                                                                                                                                            | [3]<br>[5]<br>[6]       | -150               | -   | +150               | mV   |
| V <sub>cm(p-p)</sub>  | peak-to-peak common mode<br>voltage |                                                                                                                                                            | [3]<br>[5]<br>[6]       | -300               | -   | +300               | mV   |
| V <sub>O(dif)</sub>   | differential output voltage         | CAN Active mode; dominant; Normal<br>mode; V <sub>TXD</sub> = 0 V; t < t <sub>to(dom)TXD</sub> ; V <sub>CC</sub> ≥<br>4.75 V                               | [5]                     |                    |     |                    |      |
|                       |                                     | $R_L$ = 50 Ω to 65 Ω                                                                                                                                       |                         | 1.5                | -   | 3                  | V    |
|                       |                                     | $R_L$ = 45 Ω to 70 Ω                                                                                                                                       |                         | 1.4                | -   | 3.3                | V    |
|                       |                                     | R <sub>L</sub> = 2240 Ω                                                                                                                                    | [3]                     | 1.5                | -   | 5                  | V    |
|                       |                                     | CAN Active mode, recessive; CAN ListenOnly or CAN Offline Bias mode; $V_{TXD} = V_{IO}$ ; no load                                                          | -                       | -50                | -   | +50                | mV   |
|                       |                                     | CAN Offline mode; no load                                                                                                                                  | -                       | -0.2               | -   | +0.2               | V    |
| V <sub>O(rec)</sub>   | recessive output voltage            | CAN Active, CAN ListenOnly or<br>CAN Offline Bias mode; $V_{TXD} = V_{IO}$ ;<br>VBATVCC = 1 or (VBATVCC = 0 and<br>V <sub>BAT</sub> $\geq$ 5.5 V); no load |                         | 2                  | 2.5 | 3                  | V    |
|                       |                                     | CAN Offline mode; no load                                                                                                                                  |                         | -0.1               | 0   | +0.1               | V    |

Table 57. Static characteristics...continued

| $T_{vi}$ = -40 °C to +150°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_{L}$ = 60 $\Omega$ unless specified |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. <sup>[1]</sup>                                         |

| Symbol                   | Parameter                                   | Conditions                                                                                                                                                                             |     | Min | Тур | Max  | Unit |
|--------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| $V_{th(RX)dif}$          | differential receiver<br>threshold voltage  | $-12 V \le V_{CANH} \le +12 V;$<br>$-12 V \le V_{CANL} \le +12 V$                                                                                                                      |     |     |     |      |      |
|                          |                                             | CAN Active, CAN ListenOnly or CAN<br>Offline Bias mode                                                                                                                                 |     | 0.5 | -   | 0.9  | V    |
|                          |                                             | CAN Offline mode                                                                                                                                                                       |     | 0.4 | -   | 1.1  | V    |
| V <sub>rec(RX)</sub>     | receiver recessive voltage                  | $-12 V \le V_{CANH} \le +12 V;$<br>$-12 V \le V_{CANL} \le +12 V$                                                                                                                      |     |     |     |      |      |
|                          |                                             | CAN Active, CAN ListenOnly or CAN<br>Offline Bias mode                                                                                                                                 |     | -8  | -   | +0.5 | V    |
|                          |                                             | CAN Offline mode                                                                                                                                                                       |     | -8  | -   | +0.4 | V    |
| V <sub>dom(RX)</sub>     | receiver dominant voltage                   | $-12 V \le V_{CANH} \le +12 V;$<br>$-12 V \le V_{CANL} \le +12 V$                                                                                                                      |     |     |     |      |      |
|                          |                                             | CAN Active, CAN ListenOnly or CAN<br>Offline Bias mode                                                                                                                                 |     | 0.9 | -   | 9    | V    |
|                          |                                             | CAN Offline mode                                                                                                                                                                       |     | 1.1 | -   | 9    | V    |
| V <sub>hys(RX)</sub> dif | differential receiver<br>hysteresis voltage | -12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V; CAN Active, CAN<br>ListenOnly or CAN Offline Bias mode; no<br>load                        |     | 50  | -   | -    | mV   |
| I <sub>O(sc)</sub>       | short-circuit output current                | $-15 \text{ V} \le \text{V}_{CANH} \le +40 \text{ V};$<br>$-15 \text{ V} \le \text{V}_{CANL} \le +40 \text{ V}$                                                                        |     | -   | -   | 115  | mA   |
| I <sub>O(sc)</sub> rec   | recessive short-circuit output<br>current   | $\label{eq:Variation} \begin{array}{l} -27 \ V \leq V_{CANH} \leq +32 \ V; \\ -27 \ V \leq V_{CANL} \leq +32 \ V; \\ \text{Normal or Listen-only mode; } V_{TXD} = V_{IO} \end{array}$ |     | -3  | -   | +3   | mA   |
| IL                       | leakage current                             | $V_{CC} = V_{IO} = V_{BAT} = 0 V \text{ or pins shorted to}$<br>GND via 47 KΩ; $V_{CANH} = V_{CANL} = 5 V$                                                                             |     | -10 | -   | +10  | μΑ   |
| R <sub>i</sub>           | input resistance                            | $-2 \text{ V} \leq \text{V}_{\text{CANL}} \leq +7 \text{ V}; -2 \text{ V} \leq \text{V}_{\text{CANH}} \leq +7 \text{ V}$                                                               |     | 16  | 32  | 50   | kΩ   |
| ΔR <sub>i</sub>          | input resistance deviation                  | $0 \text{ V} \le \text{V}_{\text{CANL}} \le +5 \text{ V}; 0 \text{ V} \le \text{V}_{\text{CANH}} \le +5 \text{ V}$                                                                     |     | -3  | -   | +3   | %    |
| R <sub>i(dif)</sub>      | differential input resistance               | $-2 \text{ V} \leq \text{V}_{\text{CANL}} \leq +7 \text{ V}; -2 \text{ V} \leq \text{V}_{\text{CANH}} \leq +7 \text{ V}$                                                               |     | 32  | 64  | 100  | kΩ   |
| C <sub>i</sub>           | input capacitance                           | on pins CANH, CANL to GND                                                                                                                                                              | [3] | -   | -   | 20   | pF   |
| C <sub>i(dif)</sub>      | differential input capacitance              |                                                                                                                                                                                        | [3] | -   | -   | 10   | pF   |
| Temperatu                | re detection                                |                                                                                                                                                                                        |     |     |     |      |      |
| T <sub>j(sd)</sub>       | shutdown junction<br>temperature            |                                                                                                                                                                                        |     | 180 | -   | 200  | °C   |
| T <sub>j(sd)rel</sub>    | release shutdown junction temperature       |                                                                                                                                                                                        | [3] | 175 | -   | 195  | °C   |

All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified [1] temperature and power supply voltage ranges. Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected

[2] above max value.

[3]

Not tested in production; guaranteed by design. The pull-up resistance on pin SCSN is a differential resistance. [4]

The test circuit used to measure the bus output voltage symmetry and the common-mode voltages (which includes C<sub>SPLIT</sub>) is shown in Figure 16. [5]

#### [6] See Figure 11.



### **11** Dynamic characteristics

#### Table 58. Dynamic characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                        | Parameter                                                | Conditions                                                 | Min       | Тур      | Max                     | Unit |
|-------------------------------|----------------------------------------------------------|------------------------------------------------------------|-----------|----------|-------------------------|------|
| CAN FD timin                  | g characteristics according to ISO 11898-2:              | 2024; see <u>Figure 12</u> and <u>Figure 15</u>            |           |          |                         |      |
| t <sub>d(TXD-busdom)</sub>    | delay time from TXD to bus dominant                      | Normal mode                                                | -         | -        | 102.5                   | ns   |
| t <sub>d(TXD-busrec)</sub>    | delay time from TXD to bus recessive                     | Normal mode                                                | -         | -        | 102.5                   | ns   |
| $t_{d(busdom-RXD)}$           | delay time from bus dominant to RXD                      | Normal or ListenOnly mode                                  | -         | -        | 131                     | ns   |
| t <sub>d(busrec-RXD)</sub>    | delay time from bus recessive to RXD                     | Normal or ListenOnly mode                                  | -         | -        | 131                     | ns   |
| t <sub>d(TXDL-RXDL)</sub>     | delay time from TXD LOW to RXD LOW                       | Normal mode                                                | -         | -        | 220                     | ns   |
| t <sub>d(TXDH-RXDH)</sub>     | delay time from TXD HIGH to RXD HIGH                     | Normal mode                                                | -         | -        | 220                     | ns   |
| $\Delta t_{bit(RXD)}$         | received recessive bit width deviation                   | $\Delta t_{bit(RXD)} = t_{bit(RXD)} - t_{bit(TXD)}$        | -100      | -        | +50                     | ns   |
| CAN FD timin<br>Figure 12 and | g characteristics according to ISO 11898-2:<br>Figure 15 | 2024 parameter set B (t <sub>bit(TXD)</sub> ≥ 200          | ns, up to | o 5 Mbit | /s) <sup>[2]</sup> ; se | е    |
| $\Delta t_{bit(bus)}$         | transmitted recessive bit width deviation                | $\Delta t_{bit(bus)} = t_{bit(bus)} - t_{bit(TXD)}$        | -45       | -        | +10                     | ns   |
| Δt <sub>rec</sub>             | receiver timing symmetry                                 | $\Delta t_{\rm rec} = t_{\rm bit(RXD)} - t_{\rm bit(bus)}$ | -45       | -        | +15                     | ns   |
| $\Delta t_{bit(RXD)}$         | received recessive bit width deviation                   | $\Delta t_{bit(RXD)} = t_{bit(RXD)} - t_{bit(TXD)}$        | -80       | -        | +20                     | ns   |
| Watchdog <sup>[3]</sup>       |                                                          |                                                            |           |          |                         |      |
| t <sub>wd</sub>               | watchdog period                                          | WDP = 000                                                  | 9         | 10       | 11                      | ms   |
|                               |                                                          | WDP = 001                                                  | 18        | 20       | 22                      | ms   |
|                               |                                                          | WDP = 010                                                  | 45        | 50       | 55                      | ms   |
|                               |                                                          | WDP = 011                                                  | 90        | 100      | 110                     | ms   |
|                               |                                                          | WDP = 100                                                  | 180       | 200      | 220                     | ms   |
|                               |                                                          | WDP = 101                                                  | 450       | 500      | 550                     | ms   |
|                               |                                                          | WDP = 110                                                  | 900       | 1000     | 1100                    | ms   |

 Table 58. Dynamic characteristics...continued

 $T_{vj} = -40 \text{ °C}$  to +150 °C;  $V_{CC} = 4.5 \text{ V}$  to 5.5 V;  $V_{IO} = 1.71 \text{ V}$  to 5.5 V;  $V_{BAT} = 4.75 \text{ V}$  to 40 V;  $R_L = 60 \Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                             | Parameter                             | Conditions                                                                                                    |            | Min  | Тур  | Мах  | Unit |
|------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------|------------|------|------|------|------|
|                                    |                                       | WDP = 111                                                                                                     |            | 1800 | 2000 | 2200 | ms   |
| Dominant tim                       | ie-out times                          |                                                                                                               | I          |      |      |      |      |
| t <sub>to(dom)TXD</sub>            | TXD dominant time-out time            | V <sub>TXD</sub> = 0 V; Normal mode                                                                           | [3]<br>[4] | 0.8  | -    | 4    | ms   |
| t <sub>to(dom)bus</sub>            | bus dominant time-out time            | V <sub>O(dif)</sub> > 0.9 V; Normal or Listen<br>Only mode                                                    | [3]<br>[4] | 0.8  | -    | 4    | ms   |
| Bus wake-up                        | times; pins CANH and CANL; see Fi     | gure <u>6</u> and <u>Figure 7</u>                                                                             |            |      | 1    | 1    |      |
| t <sub>wake(busdom)</sub>          | bus dominant wake-up time             | CAN Offline mode                                                                                              | [3]<br>[5] | 0.5  | -    | 1.45 | μs   |
| t <sub>wake(busrec)</sub>          | bus recessive wake-up time            | CAN Offline mode                                                                                              | [3]<br>[5] | 0.5  | -    | 1.45 | μs   |
| t <sub>to(wake)bus</sub>           | bus wake-up time-out time             | CAN Offline mode                                                                                              | [3]<br>[4] | 0.8  | -    | 9    | ms   |
| [6]<br>t <sub>d(busact-bias)</sub> | bus bias reaction time                | CAN Offline mode                                                                                              | [3]        | -    | -    | 250  | μs   |
| t <sub>to(silence)</sub>           | bus silence time-out time             | timer reset and restarted when<br>bus changes from dominant to<br>recessive or vice versa                     | [4]<br>[3] | 0.6  | -    | 1.2  | s    |
| Serial periphe                     | eral interface timing; pins SCSN, SCk | , SDI and SDO; see <u>Figure 13<sup>[3]</sup></u>                                                             | 1          |      | 1    | 1    | -    |
| t <sub>cy(clk)</sub>               | clock cycle time                      | Normal, ListenOnly or Standby mode                                                                            |            | 250  | -    | -    | ns   |
| t <sub>SPILEAD</sub>               | SPI enable lead time                  | Normal, ListenOnly or Standby mode                                                                            |            | 50   | -    | -    | ns   |
| t <sub>SPILAG</sub>                | SPI enable lag time                   | Normal, ListenOnly or Standby mode                                                                            |            | 50   | -    | -    | ns   |
| t <sub>clk(H)</sub>                | clock HIGH time                       | Normal, ListenOnly or Standby mode                                                                            |            | 100  | -    | -    | ns   |
| t <sub>clk(L)</sub>                | clock LOW time                        | Normal, ListenOnly or Standby mode                                                                            |            | 100  | -    | -    | ns   |
| t <sub>r(clk)</sub>                | clock rise time                       | Normal, ListenOnly or Standby mode; 10 % to 90 %                                                              |            | -    | -    | 20   | ns   |
| t <sub>f(clk)</sub>                | clock fall time                       | Normal, ListenOnly or Standby mode; 90 % to 10 %                                                              |            | -    | -    | 20   | ns   |
| t <sub>su(D)</sub>                 | data input set-up time                | Normal, ListenOnly or Standby mode                                                                            |            | 50   | -    | -    | ns   |
| t <sub>h(D)</sub>                  | data input hold time                  | Normal, ListenOnly or Standby mode                                                                            |            | 50   | -    | -    | ns   |
| t <sub>v(Q)</sub>                  | data output valid time                | C <sub>L</sub> = 30 pF; Normal, ListenOnly<br>or Standby mode; pin SDO                                        |            | -    | -    | 50   | ns   |
| t <sub>d(SDI-SDO)</sub>            | SDI to SDO delay time                 | C <sub>L</sub> = 30 pF; Normal, ListenOnly<br>or Standby mode; SPI address<br>bits and read-only bit; pin SDO |            | -    | -    | 50   | ns   |

### Table 58. Dynamic characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                                | Parameter                                               | Conditions                                                                                                        |             | Min      | Тур | Max  | Uni |
|---------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|----------|-----|------|-----|
| t <sub>WH(S)</sub>                    | chip select pulse width HIGH                            | Normal, ListenOnly or Standby mode                                                                                |             | 250      | -   | -    | ns  |
| t <sub>d(SCKL-SCSNL</sub>             | ) delay time from SCK LOW to SCSN LOW                   | Normal, ListenOnly or Standby mode; pin SCSN                                                                      |             | 50       | -   | -    | ns  |
| t <sub>to(SPI)</sub> <sup>[7]</sup>   | SPI time-out time                                       |                                                                                                                   | [4]         | 1.6      | -   | 2.4  | ms  |
| CAN partial r                         | networking                                              |                                                                                                                   |             |          |     |      |     |
| N <sub>bit(idle)</sub> <sup>[6]</sup> | number of idle bits                                     | before a SOF is accepted                                                                                          | [3]         | 6        | -   | 10   | -   |
| t <sub>fltr(bit)dom</sub>             | dominant bit filter time                                | arbitration bit rate ≤ 500 kbit/s;<br>IDFS = 0x0                                                                  | [3]<br>[8]  |          | -   | 17.5 | %   |
|                                       |                                                         | ISO bitfilter 1; IDFS = 0x1                                                                                       | [3]<br>[8]  | 5        | -   | 17.5 | %   |
|                                       |                                                         | ISO bitfilter 2; IDFS = 0x2                                                                                       | [3]         | 2.5      | -   | 8.75 | %   |
|                                       |                                                         | IDFS = 0x3                                                                                                        | [3]         | 18       | -   | 93   | ns  |
|                                       |                                                         | IDFS = 0x4                                                                                                        | [3]         | 42       | -   | 119  | ns  |
|                                       |                                                         | IDFS = 0x5                                                                                                        | [3]         | 67       | -   | 145  | ns  |
|                                       |                                                         | IDFS = 0x6                                                                                                        | [3]         | 91       | -   | 170  | ns  |
| General purp                          | oose I/Os; pins GPIOx                                   |                                                                                                                   |             | <u> </u> |     |      |     |
| t <sub>fitr</sub>                     | filter time                                             | pin configured as input except<br>for GPIOxFS = 0x03 (TXEN_N<br>input) and GPIO2FS = 0x05 or<br>0x07 (TXD2 input) | [9]         | 1        | -   | 21   | μs  |
|                                       |                                                         | pin configured as TXEN_N input<br>GPIOxFS = 0x03                                                                  | [9]         |          | -   | 5    | μs  |
| t <sub>w(min)</sub>                   | minimum pulse width                                     | pin configured as output except<br>when RXD2 option is selected<br>for GPIO1                                      | [3]         | 3        | -   | -    | μs  |
| Reset input/c                         | putput; pin RST_N                                       |                                                                                                                   |             |          | 1   | 1    | 1   |
| t <sub>fltr(rst)</sub>                | reset filter time                                       | for externally triggered reset                                                                                    | [9]         | 1        | -   | 21   | μs  |
| t <sub>d(rst)</sub>                   | reset delay time                                        | internaly generated reset: pin held LOW for $t_{d(rst)}$                                                          | [3]<br>[10] | 1.8      | -   | 2.2  | ms  |
| t <sub>to(rst)</sub>                  | reset timeout time                                      |                                                                                                                   | [3][4]      | 110      | 125 | 140  | ms  |
| t <sub>rel(rst)</sub>                 | reset release time                                      |                                                                                                                   | [11]        | 10       | -   | 35   | μs  |
| Mode transiti                         | ons; see <u>Section 7.2, Figure 6</u> and <u>Figure</u> | <u>7</u>                                                                                                          |             | <u> </u> |     |      | 1   |
| t <sub>t(moch)</sub>                  | mode change transition time                             |                                                                                                                   | [3]         | -        | -   | 50   | μs  |
| t <sub>startup</sub>                  | start-up time                                           |                                                                                                                   | [3]         | -        | -   | 1    | ms  |
| t <sub>startup(RXD)</sub>             | RXD start-up time                                       | after local or remote wake-up detected                                                                            | [3]<br>[12] | 0        | -   | 20   | μs  |
| t <sub>startup(INH)</sub>             | INH start-up time                                       | after local or remote wake-up<br>detected; transition from Sleep<br>to Standby                                    | [3]<br>[13] | 0        | -   | 40   | μs  |

### Table 58. Dynamic characteristics...continued

# $T_{vj}$ = -40 °C to +150 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                   | Parameter                                                        | Conditions                                 |           | Min | Тур | Max | Unit |
|--------------------------|------------------------------------------------------------------|--------------------------------------------|-----------|-----|-----|-----|------|
| t <sub>t(snm)</sub>      | SNM transition time                                              |                                            | [3]<br>4] | 11  | -   | 16  | ms   |
| Local wake-u             | p input; pin WAKE, see <u>Section 7.2.2</u> and ]                | Fable 44                                   |           |     |     |     |      |
| t <sub>wake</sub>        | wake-up time                                                     | edge on pin WAKE; Standby or<br>Sleep mode | 5]        |     |     |     |      |
|                          |                                                                  | short wake-up time:<br>WFC = 0             | [3]       | 20  | -   | 50  | μs   |
|                          |                                                                  | long wake-up time: WFC = 1                 | [3]       | 12  | -   | 18  | ms   |
| Undervoltage             | detection; see <u>Table 7</u> , <u>Table 11</u> and <u>Table</u> | <u>13</u> <sup>[3]</sup>                   |           |     |     |     |      |
| t <sub>det(uv)</sub>     | undervoltage detection time                                      | ≥ 100 mV input overdrive                   |           |     |     |     |      |
|                          |                                                                  | on pin VBAT                                |           | -   | -   | 30  | μs   |
|                          |                                                                  | on pin VCC                                 |           | -   | -   | 36  | μs   |
|                          |                                                                  | on pin VIO                                 |           | -   | -   | 51  | μs   |
| t <sub>rec(uv)</sub>     | undervoltage recovery time                                       | ≥ 100 mV input overdrive                   |           |     |     |     |      |
|                          |                                                                  | on pin VBAT                                |           | -   | -   | 50  | μs   |
|                          |                                                                  | on pin VCC                                 |           | -   | -   | 56  | μs   |
|                          |                                                                  | on pin VIO                                 |           | -   | -   | 46  | μs   |
| Overvoltage o            | letection on pin VIO; ≥ 100 mV input overd                       | rive; see <u>Table 11</u>                  |           |     |     |     |      |
| t <sub>det(ov)</sub>     | overvoltage detection time                                       |                                            |           | -   | -   | 86  | μs   |
| t <sub>det(ov)long</sub> | long overvoltage detection time                                  | [1                                         | 6]        | 150 | 200 | 250 | μs   |
| t <sub>rec(ov)</sub>     | overvoltage recovery time                                        |                                            |           | -   | -   | 77  | μs   |
| Limp/fail-safe           | output; pin LIMPFSO_N                                            |                                            |           |     |     |     | ,    |
| $t_{d(fdet-LF_NL)}$      | delay time from failure detection to<br>LIMPFSO_N LOW            |                                            | [3]<br>7] | 7   | 12  | 14  | μs   |

[1] All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.

[2] Compliance with parameter set B requirements implies compliance for parameter set A (t<sub>bit(TXD)</sub> ≥ 500 ns, up to 2 Mbit/s).

[3] Not tested in production; guaranteed by design.

[4] Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the max value.

[5] A dominant/recessive phase shorter than the min value is guaranteed not be seen as a dominant/recessive bit; a dominant/recessive phase longer than the max value is guaranteed to be seen as a dominant/recessive bit.

[6] As specified in ISO 11898-2:2024.

[7] See <u>Section 7.12.1</u>.

[8] Up to 2 Mbit/s data bit rate.

[9] Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed.

[10] RST\_N is held LOW for a time between the min and max values. It's guaranteed not be held LOW before the min time and after the max time.
 [11] The reset is released at a time between min and max values. It is guaranteed not to be released before the min time, and guaranteed to be released after

the max time.
[12] When a wake-up is detected, RXD start-up time is between the min and max values. RXD cannot be relied on below the min value; RXD can be relied on above the max value; see Figure 6 and Figure 7.

[13] INH switches HIGH between the min and max values after a wake-up had been detected. INH is guaranteed to be floating below the min value and guaranteed to be HIGH above the max value; see Figure 6 and Figure 7.

[14] The transition occurs between the min and max times. The transition is guaranteed not to occur below the min value; the transition is guaranteed to occur above the max value.

TJA1446

### **NXP Semiconductors**

### High-speed CAN transceiver with partial networking and advanced system monitoring

- [15] Wake-up occurs between min and max values. Wake-up is guaranteed not to occur below the min value; wake-up is guaranteed to occur above the max value.
- [16] A long overvoltage will not be detected before the min time has elapsed, but will be detected, at the latest, by the time the max time has elapsed.
- [17] LIMPFSO\_N is guaranteed not to go LOW before the min value and guaranteed to be LOW after the max value.





### **12** Application information

An example 12 V applications with components typically used with the TJA1446 is shown in <u>Figure 14</u>. See the application hints (<u>Section 12.2</u>) for further information about external components and PCB layout requirements.

### **12.1** Application diagram



### **12.2 Application notes**

Further information on the application of the TJA1446 can be found in NXP application notes AN14452 ' *TJA1446, TJA1466 application note*', available on request from NXP Semiconductors.

## **13 Test information**





### 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-H - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

### 14 Package outline



### **15 Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

### 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### **16.1** Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 18) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 59</u> and <u>Table 60</u>

| Package thickness (mm) | Package reflow temperature (°C)       Volume (mm³) |       |  |
|------------------------|----------------------------------------------------|-------|--|
|                        |                                                    |       |  |
|                        | < 350                                              | ≥ 350 |  |
| < 2.5                  | 235                                                | 220   |  |
| ≥ 2.5                  | 220                                                | 220   |  |

### Table 59. SnPb eutectic process (from J-STD-020D)

### Table 60. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperatur | e (°C)      |        |  |
|------------------------|---------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> ) |             |        |  |
|                        | < 350                     | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                       | 260         | 260    |  |
| 1.6 to 2.5             | 260                       | 250         | 245    |  |
| > 2.5                  | 250                       | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 18.



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

### 17 Appendix: ISO 11898-2:2024 parameter cross-reference lists

#### Table 61. ISO 11898-2:2024 to NXP data sheet parameter conversion<sup>[1]</sup> ISO 11898-2:2024 NXP data sheet Parameter Notation Symbol Parameter HS-PMA maximum ratings of V<sub>CAN H</sub>, V<sub>CAN L</sub> and V<sub>Diff</sub> Maximum rating voltage between pin CANH and pin CANL $V_{\text{Diff}}$ V<sub>(CANH-CANL)</sub> General maximum rating V<sub>CAN H</sub> Vx voltage on pin x V<sub>CAN\_L</sub> Optional: Extended maximum rating HS-PMA recessive output characteristics, bus biasing active/inactive Single ended output voltage on CAN H V<sub>CAN\_H</sub> recessive output voltage V<sub>O(rec)</sub> Single ended output voltage on CAN L V<sub>CAN\_L</sub> Differential output voltage V<sub>O(dif)</sub> differential output voltage $V_{\text{Diff}}$ **HS-PMA** dominant output characteristics Single ended voltage on CAN\_H V<sub>CAN H</sub> V<sub>O(dom)</sub> dominant output voltage Single ended voltage on CAN L V<sub>CAN L</sub> Differential voltage on normal bus load V<sub>Diff</sub> V<sub>O(dif)</sub> differential output voltage Differential voltage on effective resistance during arbitration Optional: Differential voltage on extended bus load range Maximum HS-PMA driver output current Absolute current on CAN H $I_{O(sc)}$ short-circuit output current I<sub>CAN\_H</sub> Absolute current on CAN L I<sub>CAN\_L</sub> HS-PMA static receiver input characteristics, bus biasing active/inactive Recessive state differential input voltage range differential receiver threshold voltage V<sub>Diff</sub> V<sub>th(RX)dif</sub> Dominant state differential input voltage range receiver recessive voltage V<sub>rec(RX)</sub> V<sub>dom(RX)</sub> receiver dominant voltage HS-PMA receiver input resistance (matching) Differential internal resistance differential input resistance R<sub>i(dif)</sub> R<sub>DIFF\_pas\_rec</sub> Single-ended internal resistance input resistance R<sub>SE\_pas\_rec\_H</sub> Ri R<sub>SE\_pas\_rec\_L</sub> Matching of internal resistance ΔR<sub>i</sub> input resistance deviation $m_{R}$ HS-PMA maximum leakage currents on CAN H and CAN L, unpowered Leakage current on CAN\_H, CAN\_L ۱L leakage current I<sub>CAN\_H</sub> I<sub>CAN\_L</sub> **HS-PMA** driver symmetry Driver symmetry V<sub>sym\_vcc</sub> V<sub>TXsvm</sub> transmitter voltage symmetry **Optional HS-PMA transmit dominant time-out** Transmit dominant time-out TXD dominant time-out time *t*<sub>dom</sub> t<sub>to(dom)TXD</sub> TJA1446 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved.

Product data sheet

| Table 61. ISO 11898-2:2024 to NXP data sheet p.<br>ISO 11898-2:2024 | NXP data sheet             |                                                        |                                                         |  |
|---------------------------------------------------------------------|----------------------------|--------------------------------------------------------|---------------------------------------------------------|--|
| arameter Notation Symbol Parameter                                  |                            |                                                        | Parameter                                               |  |
| HS-PMA implementation loop delay requirement                        |                            |                                                        | and C                                                   |  |
| Loop delay for parameter sets A and B                               | t <sub>Loop</sub>          | t <sub>d(TXDH-RXDH)</sub>                              | delay time from TXD HIGH to RXD HIGH                    |  |
| Loop delay for parameter set C                                      | . '                        | t <sub>d(TXDL-RXDL)</sub>                              | delay time from TXD LOW to RXD LOW                      |  |
| Propagation delay from TXD to CAN_H/CAN_L                           | t <sub>prop(TXD_BUS)</sub> | t <sub>d(TXD-busdom)</sub>                             | delay time from TXD to bus dominant                     |  |
| for parameter set C                                                 |                            | t <sub>d(TXD-busrec)</sub>                             | delay time from TXD to bus recessive                    |  |
| Propagation delay from CAN_H/CAN_L to RXD                           | tprop(BUS_RXD)             | t <sub>d(busdom-RXD)</sub>                             | delay time from bus dominent to RXD                     |  |
| for parameter set C                                                 |                            | t <sub>d(busrec-RXD)</sub>                             | delay time from bus recessive to RXD                    |  |
| HS-PMA implementation data signal timing requ                       | uirements for              | parameter set                                          | s A, B and C                                            |  |
| Transmitted recessive bit width variation                           | t <sub>∆Bit(Bus)</sub>     | Δt <sub>bit(bus)</sub>                                 | transmitted recessive bit width deviation               |  |
| Received recessive bit width variation                              | $t_{\Delta Bit(RXD)}$      | Δt <sub>bit(RXD)</sub>                                 | received recessive bit width deviation                  |  |
| Receiver timing symmetry                                            | t <sub>AREC</sub>          | ∆t <sub>rec</sub>                                      | receiver timing symmetry                                |  |
| HS-PMA implementation SIC timing and impeda                         | ance for paran             | neter set C                                            |                                                         |  |
| Differential internal resistance (CAN_H to CAN_L)                   | R <sub>DIFF_act_rec</sub>  | R <sub>i(dif)actrec</sub>                              | active recessive phase differential input resistance    |  |
| Internal single-ended resistance                                    | R <sub>SE_act_rec</sub>    | R <sub>i(actrec)</sub>                                 | active recessive phase input resistance                 |  |
| Start time of active signal improvement phase                       | t <sub>act_rec_start</sub> | t <sub>d(TXD-</sub><br>busactrec)start                 | delay time from TXD to bus active recessive start       |  |
| End time of active signal improvement phase                         | t <sub>act_rec_end</sub>   | t <sub>d(TXD-</sub><br>busactrec)end                   | delay time from TXD to bus active recessive end         |  |
| Start time of passive recessive phase                               | t <sub>pas_rec_start</sub> | t <sub>d(TXD-</sub><br>buspasrec)start                 | delay time from TXD to bus passive recessive start      |  |
| PMA voltage wake-up control timing                                  |                            | 1                                                      |                                                         |  |
| CAN activity filter time, long/short                                | <i>t</i> <sub>Filter</sub> | t <sub>wake(busdom)</sub><br>t <sub>wake(busrec)</sub> | bus dominant wake-up time<br>bus recessive wake-up time |  |
| Wake-up time-out                                                    | t <sub>Wake</sub>          | t <sub>to(wake)bus</sub>                               | bus wake-up time-out time                               |  |
| Wake-up pattern signaling                                           | t <sub>Flag</sub>          | t <sub>startup(RXD)</sub>                              | RXD start-up time                                       |  |
|                                                                     |                            | t <sub>startup(INH)</sub>                              | INH start-up time                                       |  |
|                                                                     |                            | t <sub>startup(ERR_N)</sub>                            | ERR_N start-up time                                     |  |
| Number of recessive bits before next SOF                            |                            |                                                        |                                                         |  |
| Number of recessive bits before a new SOF shall be accepted         | n <sub>Bits_idle</sub>     | N <sub>bit(idle)</sub>                                 | number of idle bits before a SOF is accepted            |  |
| BitFilter in CAN FD data phase                                      |                            |                                                        |                                                         |  |
| CAN FD data phase bitfilter (option 1)                              | PBitfilter_option1         | t <sub>fltr(bit)dom</sub>                              | dominant bit filter time                                |  |
| CAN FD data phase bitfilter (option 2)                              | PBitfilter_option2         |                                                        |                                                         |  |
| HS-PMA bus biasing control timing                                   |                            |                                                        |                                                         |  |
| Time-out for bus inactivity                                         | t <sub>Silence</sub>       | t <sub>to(silence)</sub>                               | bus silence time-out time                               |  |
| Bus bias reaction time                                              | t <sub>Bias</sub>          | t <sub>d(busact-bias)</sub>                            | bus bias reaction time                                  |  |

Table 61. ISO 11898-2:2024 to NXP data sheet parameter conversion<sup>[1]</sup>...continued

TJA1446 Product data sheet

[1] A number of proprietary NXP parameters are equivalent to parameters defined in ISO 11898-2:2024, but use different symbols. This conversion table allows ISO parameters to be cross-referenced with their NXP counterparts. The NXP parameters are defined in the Static and Dynamic characteristics tables. The conversion table provides a comprehensive listing - individual devices may not include all parameters.

## 18 Appendix: TJA1445x/TJA1446x/TJA1465x/TJA1466x family overview

#### Table 62. Feature overview of the the complete TJA1445x/TJA1446x/TJA1465x/TJA1466x family. Partial Networking V<sub>IO</sub> supply Data rate **Special features** ISO 26262 ASIL B compliance V<sub>IO</sub> undervoltage monitoring V<sub>IO</sub> overvoltage monitoring SIC ËD Up to 5 Mbit/s CAN to 8 Mbit/s CAN Selective wake-up **CAN FD** passive **CAN XL** passive Q&A watchdog SO/LIMP pin **FXEN\_N** pin RST\_N pin **GPIO** pins 1.8 V V<sub>IO</sub> 3.3 V V<sub>IO</sub> 5.0 V V<sub>IO</sub> d Device TJA1445A • • • • • • • • TJA1445B • 3 • • • • • • • • TJA1446A 2 • • • • • • • • • • TJA1446B 2 • • • • . • • • • • TJA1446C 2 • -• • • TJA1465A • • • • • • • • • . TJA1465B • • • • • • • • 3 • • • TJA1466A 2 • • • • • • • • • ٠ . ٠ TJA1466B 2 • • • • • • • • • • • • TJA1466C 2 • • • • • • • • • • • •

### **19** Revision history

### Table 63. Revision history

| Document ID   | Release date    | Description     |
|---------------|-----------------|-----------------|
| TJA1446 v.1.0 | 16 October 2024 | Initial version |

### Legal information

### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>https://www.nxp.com</u>.

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

TJA1446

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products. Page 2000 and 2000

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

Suitability for use in automotive applications (functional safety) This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

 $\ensuremath{\mathsf{NXP}}\xspace \mathsf{B.V.}$  — NXP B.V. is not an operating company and it does not distribute or sell products.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

### **Contents**

| 1            | General description1                      |
|--------------|-------------------------------------------|
| 2            | Features and benefits1                    |
| 2.1          | General1                                  |
| 2.2          | Predictable and fail-safe behavior        |
| 2.3          | Low-power management2                     |
| 2.4          | Diagnosis and Protection2                 |
| 3            | Quick reference data                      |
| 4            | Ordering information5                     |
| 5            | Block diagram6                            |
| 6            | Pinning information7                      |
| 6.1          | Pinning                                   |
| 6.2          | Pin description                           |
| 7            | Functional description9                   |
| 7.1          | Supply9                                   |
| 7.1          | System operating modes                    |
| 7.2<br>7.2.1 |                                           |
| 1.2.1        | Pin and functional block states per       |
|              | operating mode                            |
| 7.2.2        | Local wake-up via the WAKE pin 13         |
| 7.3          | Fail-safe operating modes13               |
| 7.4          | CAN operating modes16                     |
| 7.4.1        | Functional block state per CAN operating  |
|              | mode17                                    |
| 7.4.2        | CAN wake-up 18                            |
| 7.4.2.1      | CAN wake-up pattern (WUP) 18              |
| 7.4.2.2      | CAN wake-up frame (WUF)20                 |
| 7.5          | Watchdog                                  |
| 7.5.1        | Software Development mode                 |
| 7.6          | Interrupt processing                      |
| 7.7          | Device ID                                 |
| 7.8          | Lock control                              |
| 7.9          | General-purpose memory                    |
| 7.10         | GPIO pins                                 |
| 7.10         | Failure handling                          |
| 7.11.1       | TXD dominant timeout                      |
| 7.11.1       | CAN transmitter enable/disable (TXEN_N)25 |
| 7.11.2       | Bus dominant timeout                      |
|              |                                           |
| 7.11.4       | VCC undervoltage                          |
| 7.11.5       | VIO undervoltage and overvoltage          |
| 7.11.6       | VBAT undervoltage                         |
| 7.11.7       | Overtemperature                           |
| 7.11.8       | RST_N monitoring                          |
| 7.11.9       | Fail-safe handling26                      |
| 7.11.10      | Fail-safe output26                        |
| 7.12         | SPI interface27                           |
| 7.12.1       | SPI error handling28                      |
| 7.12.2       | SPI system reset28                        |
| 7.12.3       | SPI register map29                        |
| 7.12.4       | System control and status registers       |
| 7.12.5       | CAN configuration and status registers    |
| 7.12.6       | GPIO configuration and status registers   |
| 7.12.7       | Watchdog configuration and status         |
|              | registers                                 |
| 7.12.8       | Partial networking registers              |
|              |                                           |

| 7.12.9  | Fail-safe configuration and status registers | 42  |
|---------|----------------------------------------------|-----|
| 7.12.10 | System reset register                        | .43 |
| 7.12.11 | Wake-up pulse configuration register         | 43  |
| 7.12.12 | Interrupt registers                          | .44 |
| 7.12.13 | Lock control register                        |     |
| 7.12.14 | General-purpose memory registers             | 47  |
| 7.12.15 | Device identification register               | 48  |
| 8       | Limiting values                              | 49  |
| 9       | Thermal characteristics                      | 51  |
| 10      | Static characteristics                       | 51  |
| 11      | Dynamic characteristics                      | 57  |
| 12      | Application information                      |     |
| 12.1    | Application diagram                          | 63  |
| 12.2    | Application notes                            |     |
| 13      | Test information                             | 64  |
| 13.1    | Quality information                          | 64  |
| 14      | Package outline                              | 65  |
| 15      | Handling information                         |     |
| 16      | Soldering of SMD packages                    | 66  |
| 16.1    | Introduction to soldering                    |     |
| 16.2    | Wave and reflow soldering                    |     |
| 16.3    | Wave soldering                               |     |
| 16.4    | Reflow soldering                             |     |
| 17      | Appendix: ISO 11898-2:2024 parameter         |     |
|         | cross-reference lists                        | 69  |
| 18      | Appendix: TJA1445x/TJA1446x/                 |     |
|         | TJA1465x/TJA1466x family overview            | 71  |
| 19      | Revision history                             | 71  |
|         | Legal information                            | 72  |
|         |                                              |     |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2024 NXP B.V.

Document feedback

For more information, please visit: https://www.nxp.com