# Freescale Semiconductor, Inc. ## Chip Errata **DSP56367 Digital Signal Processor** Mask: 0K41R General: To prevent the use of instructions or sequences of instructions that do not operate correctly, use the "lint563" program to identify such cases and use alternative sequences of instructions. This program is available in the Motorola DSP Tools CLAS package. ## Silicon Errata | Errata | | Applies | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Number | Errata Description | to Mask | | | Description (added before 2/18/1996): | 0K41I | | | When the DMA performs external memory accesses with priority higher than the core and both continuous mode and interrupt enable bits are set in the channel's control register, then the DMA interrupt might not occur if the core performs external memory access immediately after the enabling ( $\overline{DE} = 1$ ) of the DMA channel. | | | ES14 | Workaround: In this scenario any of the following alternatives can be used: | | | | a. Do not set continuous mode. | | | | b. Use dynamic DMA-core priority. | | | | c. Guarantee that the core performs at least two instructions fetched from internal memory immediately after setting of the $\overline{DE}$ . | | | | Description (added 4/16/1996): | 0K41I | | | If the DMA channel performs non-zero wait state data accesses to/from external memory and the DMA interrupt is enabled, a false interrupt may occur in addition to the correct one. | | | ES21 | Workaround: Ensure that the channel's DTD status bit in the DSTR register is set before jumping to the interrupt service routine (i.e., the interrupt is correct only when DTD is set). | | | | Example: | | | | ORG P:I_DMA2 JSSET #M_DTD2,X:M_DSTR,ISR_ ; ISR_ is interrupt service routine ; label for DMA channel 2 | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | ES42 | Description (added 3/3/98): When a Direct Memory Access (DMA) channel is in Line mode (i.e., the DMA Transfer Mode is DTM = 010) with address modes defined by DMA Three Dimensional mode D3D = 0 and DMA = 10010x (i.e., the DMA Counter (DCO) is in mode A), and the DCO value is greater than \$FFF, then the DMA does not function properly. This address mode implies "no update" at the destination and "no update" or "post increment by 1" mode at the source. Workaround: | | | | Use Block Transfer mode (i.e., DTM = 000). For the DCO and DMA Address Mode (DAM) settings described in this erratum, the Line Transfer mode of DMA is identical to its Block Transfer mode, so this combination is redundant. In fact, a block containing only one line is still a block. | | | | <b>NOTE</b> : This errata may <i>only</i> occur at frequencies above 120 MHz. | 0K41R | | | Description (added 3/3/1997): If the DMA channel and the core access the same 1/4 K internal X data, Y data, or program memory page, and the DMA interrupt is enabled, a false interrupt may occur in addition to the correct one. | UK41R | | ES47 | Workaround: Ensure that the channel's DTD status bit in the DSTR is set before jumping to the Interrupt Service Routine (i.e., the interrupt is correct only when DTD is set). | | | | Example: | | | | ORG P:I_DMA0 JSSET #M_DTD0,X:M_DSTR,ISR_; ISR_ is the Interrupt Service ; Routine label for DMA channel 0 | | | Errata<br>Number | Errata Description | Applies<br>to Mask | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--| | | Description (added 1/27/98): | 0K41R | | | ES54 | When a DMA channel is configured using its DMA Control Register (DCR) in the following way: | | | | | <ul> <li>Line Transfer mode is selected (DTM[2:0] = 010)</li> <li>Non-Three-Dimensional Address mode is selected (D3D = 0)</li> <li>Destination Address Offset Register DOR1 or DOR3 is selected (DAM[5:3] = 001 or 011)</li> <li>No Source Address Offset is selected (DAM[2:0] = 100 or 101)</li> </ul> | | | | | The DMA transfer does not function as intended. | | | | | Workaround: | | | | | Select Destination Address Offset Register DOR0 or DOR2 by setting DAM[5:3] = 000 or 010. | | | | | NOTE: This errata may only occur at frequencies above 120 MHz. | | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 5/13/98): When software disables a DMA channel (by clearing the DE bit of the DCR), the DTD status bit of the channel may not be set if any of the following events occur: | 0K41R | | | a. Software disables the DMA channel just before a conditional transfer stall (Described by App B-3.5.1,UM). | | | | b. Software disables the DMA channel at the end of the block transfer (that is after the counter is loaded with its initial value and transfer of the last word of the block is completed). | | | | As a result, the Transfer Done interrupt might not be generated. | | | | Workaround: Avoid using the instruction sequence causing the conditional transfer stall (See DSP56300 UM, App B-3.5.1 for description) in fast interrupt service routines. Every time the DMA channel needs to be disabled by software, the following sequence must be used: | | | ES84 | <pre>bclr #DIE,x:M_DCR ; not needed if DIE is cleared bclr #DE,x:M_DCR ; instead of two instructions above, one 'movep' instruction may be used ; to clear DIE and DE bits movep #DCR_Dummy_Value,x:M_DCR bclr #DE,x:M_DCR nop nop</pre> | | | | Here, the DCR_Dummy_value is any value of the DCR register that complies with the following requirements: | | | | <ul> <li>DE is set;</li> <li>DIE is set if Transfer Done interrupt request should be generated and cleared otherwise;</li> <li>DRS[4:0] bits must encode a reserved DMA request source (see the following list of reserved DRS values);</li> </ul> | | | | List of reserved DRS[4:0] values (per device): | | | | <ul> <li>DSP56302, DSP56309, DSP56303, DSP56304, DSP56362 — 10101-11111</li> <li>DSP56305 — 11011</li> <li>DSP56301 — 10011-11011</li> <li>DSP56307 — 10111-11111</li> </ul> | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 6/25/98)/Modified 4/19/99: | 0K41R | | | A deadlock occurs during DMA transfers if all the following conditions exist: | | | | 1. DMA transfers data between internal memory and external memory through port A. | | | | 2. DMA and the core access the same internal 0.25K memory module. | | | | 3. One of the following occurs: | | | | a. The bus arbitration system is active, i.e., $\overline{BG}$ is changing, not tied to ground. | | | | b. Packing mode (bit 7 in the AAR[3 - 0] registers) is active for DMA transfers on Port A. | | | ES90 | Workaround: | | | | One of the following, but workarounds 2, and 3 are valid ONLY to section 3 a of the errata - i.e. not valid if packing mode is used, and workaround 4 is valid only to section 3 b of the errata - i.e., not valid if bus arbitration is active. | | | | 1. Use intermediate internal memory on which there is no contention with the core. | | | | 2. Tie $\overline{BG}$ to ground, or have an external arbiter that asserts $\overline{BG}$ even if BR is not asserted. | | | | 3. Set the BCR[BRH] bit, whenever BR must be active. | | | | 4. Avoid using packing mode. | | | | <b>NOTE</b> : This errata may <i>only</i> occur at frequencies above 120 MHz. | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 8/10/98): | 0K41R | | | Enabling any DMA channel by software for transferring a block of data (TM=011 in the channel control register) might not work properly. | | | | Workaround: | | | | Triggering of a channel for block transfer by software can be replaced by triggering of the DMA channel for block transfer by a peripheral (e.g. Timer, SCI etc.) that is not used while the block of data should be transferred by DMA. This can be done as follows: | | | | 1. Set the DSR, DDR and DCO registers of the DMA channel according to the application case. | | | | 2. Transfer mode of the DMA channel (in the DCR register) should be set to $TM = 000$ or $TM = 100$ (See Section 8.1.5.3, 563xx UM). | | | ES94 | 3. DMA Request Source of the DMA channel should be set according to the chosen peripheral, which should trigger the DMA channel (see Section 8.1.5.6 56300 UM and "DMA Request Sources" Table in the CORE CONFIGURATION item of the 563xx UM). | | | | 4. All others fields of the DCR register, except the DE bit, should be set according to the application case. | | | | 5. Configure the peripheral to assert its DMA request line; | | | | 6. Set DE bit of the DCR register. | | | | Example 1: | | | | Assuming that the SCI is not used while the block of #DCO3 words is transferred by DMA channel 3, the SCI Transmit Data (TDRE = 1, DRS[4:0] = 01111) trigger can be used instead of a software trigger for channel 3. | | | | 1. Initialize DMA channel registers | | | | <pre>movep #DSR3,x:M_DSR3 movep #DDR3,x:M_DDR3 movep #DCO3,x:M_DCO3 bset #0,x:M_PCRE</pre> | | | | Now when the DMA channel is enabled, a transfer of the block begins. | | | Errata<br>Number | Errata I | <u>Description</u> | | Applies<br>to Masl | |------------------|--------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | 2. Enab | le DMA channel | | | | | movep | #\$867a40,x:M_DCR3 | <pre>;; enable DMA channel 3, ;; block transfer mode,</pre> | | | | ;; DRS | [4:0] = 01111 | | | | | Exampl | e 2 : | | | | | by DMA | e | I while a block of #DCO3 words is to be transferred $\Gamma$ CF0 = 1, DRS[4:0] = 10000) trigger can be used hannel 3. | | | | 1. Initia | lize DMA channel registe | rs | | | | _ | #DSR3,x:M_DSR3<br>#DDR3,x:M_DDR3 | | | | | movep | #DCO3,x:M_DCO3 | | | | | 2. Initia | lize Timer 0 | | | | | movep | #\$0,x:M_TCSR0 | <pre>;;no prescaling, inv=0, mode 0, ;; no interrupt, reload is disabled</pre> | | | ES94 | movep<br>movep | #\$0,x:M_TLR0<br>#\$0,x:M_TCPR0 | ;;initialize load reg. ;;initialize compare reg. | | | cont. | 3. Gene | rate DMA channel trigger | | | | | - opti | on 1 | | | | | movep | #\$A48254,x:M_DCR3 | <pre>;; enable DMA channel 3, block transfer ;; mode, DE isn't disabled at end of ;; transfer, triggered by Timer0</pre> | | | | (TCF0= | 1) | ,, claisfel, cliggeled by limely | | | | bset<br>nop<br>nop | #M_TE,x:M_TCSR0 | ;; enable timer | | | | bclr | #M_TE,x:M_TCSR0 | ;; disable timer | | | | - option 2 | | | | | | movep | #\$848254,x:M_DCR3 | <pre>;; enable DMA channel 3, block transfer ;; mode, DE is disabled at the end of ;; the transfer, triggered by Timer0 ;; (TCF0=1)</pre> | c | | | bset<br>nop<br>nop | #M_TE,x:M_TCSR0 | ;; enable timer | | | | bclr | #M TE,x:M TCSR0 | ;; disable timer | | | Errata<br>Number | Errata Description | Applies<br>to Mask | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--| | | - option 3 | 0K41R | | | | <pre>bset #M_TE,x:M_TCSR0 ;; enable timer movep #\$848254,x:M_DCR3 ;; enable DMA channel 3, block transfer</pre> | | | | | Following are the differences between these three options: | | | | | option 1: The DMA channel should be enabled only for the first block transfer. An additional block transfers can be triggered by the following sequence: | | | | | <pre>bset #M_TE,x:M_TCSR0 ;; enable timer nop nop bclr #M TE,x:M TCSR0 ;; disable timer</pre> | | | | <b>ES94</b> | Note: | | | | cont. | Execution of this sequence can be interrupted because the DMA channel is triggered after the TE bit of the TCSR0 register is set. The TE bit must be cleared no later than 33554430 DSP clock cycles after it is set. Otherwise, an undesirable trigger for the DMA channel is generated. The DMA channel must be disabled every time when Timer 0 is used for another purpose. | | | | | option 2: The whole sequence must be used every time when a block transfer is to be triggered. | | | | | Note: | | | | | Execution of this sequence may be interrupted because the DMA channel is triggered after the TE bit of the TCSR0 register is set. The TE bit must be cleared no later than 33554430 DSP clock cycles after is is set. Otherwise, an undesirable trigger for the DMA channel is generated. | | | | | option 3: The whole sequence must be used every time a block transfer is to be triggered. | | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | ES94 cont. | Note: Execution of the first two instructions of the sequence must be uninterruptable. The TE bit of the TCSR0 register must be cleared no later than 33554430 DSP clock cycles after it is set. Otherwise, an undesirable trigger for the DMA channel is generated. Another peripheral can be used for this purpose, but taking into consideration its specific features. | 0K41R | | ES95 | Description (added 8/15/98): If more than a single DMA channel is enabled while the DSP stays in the WAIT processing state, and triggering one of the DMA channels causes an exit from the WAIT state (See A-6.115, UM), triggering another DMA channel might cause improper DMA operation. Workaround: Assure that only a single DMA channel can be triggered during DSP WAIT state. If the application cannot guarantee this, other DMA channels should be disabled before | 0K41R | | ES104 | <ul> <li>the WAIT processing state is entered and then reenabled after WAIT state is exited.</li> <li>Description: (added 11/24/98):</li> <li>An improper operation may occur when all the following conditions apply:</li> <li>The DMA channel is in a mode that does not automatically clear the DE bit at the end of the block (DTM[2:0] = 1xx in DCR).</li> <li>This channel is disabled by software (by clearing DE in DCR) while it is triggered for a new transfer.</li> <li>The previous operation is not yet completed.</li> </ul> | 0K41R | | | Workaround: The DMA channel should be disabled only when it is not triggered for a new transfer, i.e. when the DACT bit in the DSTR register is cleared. Note: To perform this operation most efficiently, all other DMA channels should be disabled. | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 4/19/99, revised 4/30/99): | 0K41R | | | A DMA channel may operate improperly when the address mode of this channel is defined as three-dimensional (D3D=1) and DAM[5:0] = $1xx \ 1 \ 10$ or DAM[5:0] = $01xx \ 10$ (i.e., triple counter mode is E). | | | ES114 | Workaround: | | | | Use the triple counter modes $C(DAM[1:0]=00)$ or $D(DAM[1:0]=01)$ instead of the $E(DAM[1:0]=10)$ mode. | | | | <b>NOTE</b> : This errata may <i>only</i> occur at frequencies above 120 MHz. | | | | Description (added 4/19/99): | 0K41R | | | When a DMA channel (called channel A) is disabled by software clearing the channel's DCR[DE] bit, the DTD bit may not get set, and the DMA end of the block interrupt may not happen if one of the following occurs: | | | | 1. There is another channel (channel B) executing EXTERNAL accesses, and the DE bit of channel A is being cleared by software at the end of the channel B word transfer - if channel B is in Word transfer mode, or at the end of the channel B line transfer - if channel B is in Line Transfer mode, or at the end of the channel B block transfer - if channel B is in Block transfer mode. | | | ES115 | 2. This channel (A) is executing EXTERNAL accesses, and the DE bit of this channel (A) is being cleared by software at the end of the channel B word transfer - if channel B is in Word transfer mode, or at the end of the channel B line transfer - if channel B is in Line transfer mode. | | | | Workaround: | | | | kAvoid executing a DMA external access when any DMA channel should be disabled. This can be done as follows. Every time the DMA channel needs to be disabled by software, the following sequence must be used: | | | | <pre>;; initialize an unused DMA channel "C" movep #DSR_swflag, x:M_DSRC ;; here DSR_swflag is an</pre> | | | | <b>NOTE</b> : This errata may <i>only</i> occur at frequencies above 120 MHz. | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 7/27/99): | 0K41R | | | When disabling DAX interrupts in the XCTR register (or disabling the DAX) exactly when the DAX interrupt is pending at the DSP core, an unknown interrupt vector may be generated. | | | | Workaround: | | | | The user should first turn off DAX interrupt requests by clearing DAL0 and DAL1 bits in the IPRP register, then issue 6 NOP instructions, then clear interrupt enable bits in the XCTR register (or disable DAX), issue another 6 NOP instructions, and finally reenable the DAL0 and DAL1 bits on IPRP as shown in the following example: | | | ES119 | ;; Clear the relevant bits in the IPRP register BCLR #M_DALO,x:M_IPRP BCLR #M_DALI,x:M_IPRP ;; Issue 6 NOP instructions NOP NOP NOP NOP NOP NOP NOP ; Clear the interrupt enable bits in the XCTR register BCLR #M_XBIE,x:M_XCTR BCLR #M_XUIE,x:M_XCTR BCLR #M_XUIE,x:M_XCTR ;; Issue 6 NOP instructions NOP | | | Errata<br>Number | Errata Description | Applies<br>to Mask | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 7/5/2000) | 0K41R | | ES129 | If either HDM1 or HDM0 in the HCR register is set, the value of bits 6 and 5 of the ICR register should reflect the value of HDM[1–0], respectively. Instead, both ICR bits reflect DM1. The Host DMA functionality is correct, only the value read from the ICR register is wrong. | | | | Workaround: | | | | To determine the Host DMA operating mode, read the HDM[2-0] bits in the HCR register. | | | | Description (added 7/5/2000): | 0K41R | | | If the DMA writes to HTX, the HTDE status flag is not set immediately after the data is transferred to the RXH:RXM:RXL registers. HTDE will be set only when one of the following conditions occurs: | | | | 1) The external host accesses one of the HDI08 registers. | | | ES130 | 2) The 56300 core accesses one of the on-chip peripherals. | | | | 3) The DMA reads HRX. | | | | No data is lost. | | | | Workaround: There is none. This bug introduces more lattency in the assertion of the next DMA transfer request. | | | Errata | | Applies | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Number | Errata Description | to Mask | | | Description (added 11/28/00): | 0K41R | | | When all of the following conditions are true: | | | | 1) Executing a conditional change of flow (branch, jump) instruction and the branch or jump is <i>not</i> taken, AND | | | | 2) One of the two program memory words following that instruction includes an address or displacement (as a whole word, or as a field), AND | | | ES131 | 3) DMA transactions are occurring simultaneously, | | | ESISI | The address or displacement might not be calculated correctly. | | | | Workaround: | | | | Do one of the following: | | | | a. If only the second word after the instruction includes the address or displacement, add one NOP after the conditional branch , or, | | | | b. If the first word after the instruction includes the address or displacement, add two NOPs after the conditional branch. | | | | Description (added 6/18/2001): | 0K41R | | | Revised: 5/30/2002 | | | ES132 | If both the DMA channel and the core simultaneously access the same 1/4K page of internal memory (X, Y or program), improper DMA channel operation may occur. | | | | Workaround: | | | | Avoid simultaneous DMA and core accesses to the same 1/4 K page of internal memory. | | ## **Documentation Errata** | Documenta | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Errata Description | Applies<br>to Mask | | | Description (revised 11/9/98): | 0K41R | | | XY memory data move does not work properly under one of the following two situations: | | | | 1. The X-memory move destination is internal I/O and the Y-memory move source is a register used as destination in the previous adjacent move from non Y-memory | | | | 2. The Y-memory move destination is a register used as source in the next adjacent move to non Y-memory. | | | | Here are examples of the two cases (where x:(r1) is a peripheral): | | | ED1 | Example 1: | | | LD1 | move $\#\$12,y0$<br>move $x0,x:(r7)$ $y0,y:(r3)$ (while $x:(r7)$ is a peripheral). | | | | Example 2: | | | | mac $x1,y0,a x1,x:(r1)+ y:(r6)+,y0$<br>move $y0,y1$ | | | | Any of the following alternatives can be used: | | | | a. Separate these two consecutive moves by any other instruction. | | | | b. Split XY Data Move to two moves. | | | | <b>Pertains to:</b> DSP56300 Family Manual, Section B-5 "Peripheral pipeline restrictions. | | | | Description (added 5/7/1996): | 0K41R | | ED3 | A one-word conditional branch instruction at LA-1 is not allowed. | | | | Pertains to: DSP56300 Family Manual, Appendix B, Section B.4.1.3 | | | | Description (added 10/13/1997): | 0K41R | | | The following instructions should not start at address LA: | | | ED4 | MOVE to/from Program space {MOVEM, MOVEP (only the P space options)} | | | | This is a documentation update to the Appendix B, DSP56300 Family Manual. | | | | Errata Description | Applies<br>to Mask | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 1/27/98): When activity passes from one DMA channel to another and the DMA interface accesses external memory (which requires one or more wait | 0K41R | | ED7 | states), the DACT and DCH status bits in the DMA Status Register (DSTR) may indicate improper activity status for DMA Channel 0 (DACT = 1 and DCH[2:0] = 000). | | | | Workaround: None. | | | ED15 | Description (added 7/21/98): The DRAM Control Register (DCR) should not be changed while refresh is enabled. If refresh is enabled only a write operation that disables refresh is allowed. | 0K41R | | | Workaround: | | | | First disable refresh by clearing the BREN bit, than change other bits in the DCR register, and finally enable refresh by setting the BREN bit. | | | | Errata Description | Applies<br>to Mask | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 1/7/1997; identified as Documentation Errata 2/1/99): When two consecutive LAs have a conditional branch instruction at LA-1 of the internal loop, the part does not operate properly. For example, the following sequence may generate incorrect results: | 0K41R | | ED28 | DO #5, LABEL1 NOP DO #4, LABEL2 NOP MOVE (R0) + BSCC _DEST ; conditional branch at LA-1 of internal loop NOP ; internal LA LABEL2 NOP ; external LA LABEL1 NOP NOP DEST NOP NOP NOP RTS Workaround: Put an additional NOP between LABEL2 and LABEL1. Pertains to: DSP56300 Family Manual, Appendix B, Section B-4.1.3, "At LA-1." | | | ED32 | Description (added 11/9/98; identified as a Documentation errata 2/1/99): When returning from a long interrupt (by RTI instruction), and the first instruction after the RTI is a move to a DALU register (A, B, X, Y), the move may not be correct, if the 16-bit arithmetic mode bit (bit 17 of SR) is changed due to the restoring of SR after RTI. Workaround: Replace the RTI with the following sequence: movec ssl,sr nop rti Pertains to: DSP56300 Family Manual. Add a new section to Appendix B that is entitled "Sixteen-Bit Compatibility Mode Restrictions." | 0K41R | | | Errata Description | Applies<br>to Mask | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 12/16/98; identified as a Documentation errata 2/1/99): | 0K41R | | | When Stack Extension mode is enabled, a use of the instructions BRKcc or ENDDO inside do loops might cause an improper operation. | | | | If the loop is non nested and has no nested loop inside it, the erratais relevant only if LA or LC values are being used outside the loop. | | | | Workaround: | | | | If Stack Extension is used, emulate the BRKcc or ENDDO as in the following examples. We split between two cases, finite loops and do forever loops. | | | | 1) Finite DO loops (i.e. not DO FOREVER loops) | | | | BRKcc | | | | | | | | Original code: | | | | do #N,label1 | | | ED33 | | | | | do #M,label2 | | | | | | | | BRKcc | | | | •••• | | | | label2 | | | | | | | | 1-1-11 | | | | label1 | | | | Will be replaced by: | | | | do #N, label1 | | | | | | | | do #M, label2 | | | | | | | | | | | | Jcc fix_brk_routine | | | | | | | | Errata Description | Applies to Mask | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | ED33 cont. | nop_before_label2 nop ; This instruction must be NOP. label2 label1 fix_brk_routine move #1,1c jmp nop_before_label2 ENDDO Original code: do #M,label1 do #N,label2 ENDDO label2 label1 Will be replaced by: do #M, label1 low #M, label1 low #M, label1 label1 Will be replaced by: do #M, label2 low #M, label1 low #M, label2 | 0K41R | | | Errata Description | Applies to Mask | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | ED33 cont. | nop_after_jmp NOP ; This instruction must be NOP. label2 label1 fix_enddo_routine move #1,lc move #nop_after_jmp,la jmp nop_after_jmp 2) DO FOREVER loops =================================== | 0K41R | | | do #M,label1 do forever,label2 BRKcc label2 label1 | | | | Errata Description | Applies<br>to Mask | |------------|---------------------------------------------------------|--------------------| | | Will be replaced by: | 0K41R | | | do #M,label1 | | | | | | | | do forever,label2 | | | | | | | | JScc fix_brk_forever_routine ; < note: JScc and not Jcc | | | | | | | | | | | | <pre>nop_before_label2</pre> | | | | label2 | | | | | | | ED33 cont. | label1 | | | | | | | | | | | | <pre>fix_brk_forever_routine</pre> | | | | address (for temporary data) | | | | <pre>move #nop_before_label2,ssh bclr #16,ssl ;</pre> | | | | move #1,1c | | | | rti ; < note: "rti" and not "rts" ! | | | | ENDDO | | | | Original code: | | | | do #M,label1 | | | | | | | | | | | | Errata Description | Applies<br>to Mask | |------------|--------------------|--------------------| | ED33 cont. | do forever, label2 | 0K41R | | | Restrictions." | | | | Errata Description | Applies<br>to Mask | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 1/5/99; identified as a Documentation errata 2/1/99): | 0K41R | | | When stack extansion is enabled, the read result from stack may be improper if two previous executed instructions cause sequential read and write operations with SSH. Two cases are possible: | | | | Case 1: | | | | For the first executed instruction: move from SSH or bit manipulation on SSH (i.e. jclr, brclr, jset, brset, btst, bsset, jsset, bsclr, jsclr). | | | | For the second executed instruction: move to SSH or bit manipulation on SSH (i.e. jsr, bsr, jscc, bscc). | | | | For the third executed instruction: an SSL or SSH read from the stack result may be improper - move from SSH or SSL or bit manipulation on SSH or SSL (i.e., bset, bclr, bchg, jclr, brclr, jset, brset, btst, bsset, jsset, bsclr, jsclr). | | | ED34 | Workaround: | | | | Add two NOP instructions before the third executed instruction. | | | | Case 2: | | | | For the first executed instruction: bit manipulation on SSH (i.e. bset, bclr, bchg). | | | | For the second executed instruction: an SSL or SSH read from the stack result may be improper - move from SSH or SSL or bit manipulation on SSH or SSL (i.e., bset, bclr, bchg, jclr, brclr, jset, brset, btst, bsset, jsset, bsclr, jsclr). | | | | Workaround: | | | | Add two NOP instructions before the second executed instruction. | | | | <b>Pertains to:</b> DSP56300 Family Manual, Appendix B, add a new section called "Stack Extension Enable Restrictions." Cover all cases. Also, in Section 6.3.11.15, add a cross reference to this new section. | | | | Errata Description | Applies to Mask | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | | Description (added 7/14/99): | 0K41R | | ED38 | If Port A is used for external accesses, the BAT bits in the AAR3-0 registers must be initialized to the SRAM access type (i.e. BAT = 01) or to the DRAM access type (i.e. BAT = 10). To ensure proper operation of Port A, this initialization must occur even for an AAR register that is not used during any Port A access. Note that at reset, the BAT bits are initialized to 00. | | | | <b>Pertains to:</b> <i>DSP56300 Family Manual</i> , Port A Chapter (Chapter 9 in Revision 2), description of the BAT[1 –0] bits in the AAR3 - AAR0 registers. Also pertains to the core chapter in device-specific user's manuals that include a description of the AAR3 - AAR0 registers with bit definitions (usually Chapter 4). | | | | Errata Description | Applies<br>to Mask | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (added 11/11/99): | 0K41R | | | When an instruction with all the following conditions follows a repeat instruction, then the last move will be corrupted.: | | | | 1. The repeated instruction is from external memory. | | | | 2. The repeated instruction is a DALU instruction that includes 2 DAL registers, one as a source, and one as destination (e.g. tfr, add). | | | | 3. The repeated instruction has a double move in parallel to the DALU instruction: one move's source is the destination of the DALU instruction (causing a DALU interlock); the other move's destination is the source of the DALU instruction. | | | | Example: | | | | rep #number | | | | tfr x0,a x(r0)+,x0 a,y0 ; This instruction is from external memory | | | ED40 | In this example, the second iteration before the last, the " $x(r0)+,x0$ " doesn't happen. On the first iteration before the last, the X0 register is fixed with the " $x(r0)+,x0$ ", but the "tfr $x0,a$ " gets the wrong value from the previous iteration's X0. Thus, at the last iteration the A register is fixed with "tfr $x0,a$ ", but the " $a,y0$ " transfers the wrong value from the previous iteration's A register to Y0. | | | | Workaround: | | | | 1. Use the DO instruction instead; mask any necessary interrupts before the DO. | | | | 2. Run the REP instructions from internal memory. | | | | 3. Don't make DALU interlocks in the repeated instruction. After the repeat make the move. In the example above, all the "move a,y0" are redundant so it can be done in the next instruction: | | | | rep #number tfr x0,a x(r0)+,x0 move a,y0 | | | | If no interrupts before the move is a must, mask the interrupts before the REP. <b>Pertains to:</b> <i>DSP56300 Family Manual</i> , Rev. 2, Section A.3, "Instruction Sequence Restrictions." | | | | Errata Description | Applies<br>to Mask | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | | Description (reclassified as a documentation errata item on 3/22/2000): | 0K41R | | | If the stack extension is enabled, the instructions listed below should not be placed as the next-to-last or as the last instruction of a DO loop (i.e., should not appear at LA-1 or LA). | | | | The instructions are: | | | ED41 | XY Memory Data Move (A-6.76) X Memory Move (A-6.71) Y Memory Move (A-6.73) Long Memory Data Move (A-6.75) Immediate Short Data Move (A-6.68) Register to Register Data Move (A-6.69) Address Register Update (A-6.70) X Memory and Register Data Move (A-6.72) Y Memory and Register Data Move (A-6.74) Arithmetic Instructions that allow Parallel Moves listed above IFcc and IFcc.U (A-6.41) | | | | Workaround: | | | | Insert a NOP or other instruction not listed above as the next-to-last and last instructions in the DO loop. | | | | Pertains to: | | | | <i>DSP56300 Family Manual</i> , Rev. 2, Section 5.4.3, "System Stack Configuration and Operation Registers." To be noted immediately after the paragraph on nested hardware DO loops. | | | ED42 | Description (added on 3/22/2000) | 0K41R | | | The DMA End-of-Block-Transfer interrupt cannot be used if DMA is operating in the mode in which DE is not cleared at the end of the block transfer (DTM = $100$ or $101$ ). | | | | Pertains to: | | | | <i>DSP56300 Family Manual</i> , Rev. 2, Section 10.4.1.2, "End-of-Block-Transfer Interrupt." Also, Section 10.5.3.5, "DMA Control Registers (DCR[5–0]," discussion of bits 21 – 19 (DTM bits). | | ## Freescale Semiconductor, Inc. Chip Errata DSP56367 Digital Signal Processor Mask:0K41R Motorola and are registered trademarks of Motorola, Inc. OnCE is a trademark of Motorola, Inc. ## **NOTES** - 1. An over-bar (i.e., $\overline{xxxx}$ ) indicates an active-low signal. - 2. The letters in the right column tell which DSP56367 mask numbers apply. - 3. The Motorola DSP website has additional documentation updates that can be accessed at the following URL: http://www.motorola-dsp.com/ -end-