# DSP56366 24-Bit Digital Signal Processor **User Manual** Document Number: DSP56366UM Rev. 4 08/2006 #### How to Reach Us: #### Home Page: www.freescale.com #### E-mail: support@freescale.com #### USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2006. All rights reserved. # Contents | 1 | DSP56366 Overview | .1-1 | |---------|--------------------------------------------|-------| | 1.1 | Introduction | . 1-1 | | 1.2 | DSP56300 Core Description | | | 1.3 | DSP56366 Audio Processor Architecture | . 1-3 | | 1.4 | DSP56300 Core Functional Blocks | . 1-3 | | 1.4.1 | Data ALU | . 1-4 | | 1.4.1.1 | Data ALU Registers | | | 1.4.1.2 | <u> </u> | | | 1.4.2 | Address Generation Unit (AGU) | | | 1.4.3 | Program Control Unit (PCU) | | | 1.4.4 | Internal Buses | | | 1.4.5 | Direct Memory Access (DMA) | | | 1.4.6 | PLL-based Clock Oscillator | | | 1.4.7 | JTAG TAP and OnCE Module | | | 1.4.8 | On-Chip Memory | | | 1.4.9 | Off-Chip Memory Expansion | | | 1.5 | Peripheral Overview | | | 1.5.1 | Host Interface (HDI08) | | | 1.5.2 | General Purpose Input/Output (GPIO) | | | 1.5.3 | Triple Timer (TEC) | | | 1.5.4 | Enhanced Serial Audio Interface (ESAI) | | | 1.5.5 | Enhanced Serial Audio Interface 1 (ESAI_1) | | | 1.5.6 | Serial Host Interface (SHI) | | | 1.5.7 | Digital Audio Transmitter (DAX) | | | -101, | | | | 2 | Signal/Connection Descriptions | .2-1 | | 2.1 | Signal Groupings | . 2-1 | | 2.2 | Power | . 2-3 | | 2.3 | Ground | . 2-3 | | 2.4 | Clock and PLL | . 2-4 | | 2.5 | External Memory Expansion Port (Port A) | . 2-5 | | 2.5.1 | External Address Bus | . 2-5 | | 2.5.2 | External Data Bus | . 2-5 | | 2.5.3 | External Bus Control | . 2-5 | | 2.6 | Interrupt and Mode Control | . 2-7 | | 2.7 | PARALLEL HOST INTERFACE (HDI08) | | | 2.8 | Serial Host Interface | | | 2.9 | Enhanced Serial Audio Interface | 2-15 | | 2.10 | Enhanced Serial Audio Interface_1 | | | 2.11 | SPDIF Transmitter Digital Audio Interface | | | 2.12 | Timer | | | 2.13 | JTAG/OnCE Interface | 2-22 | | | | | | 3 | Memory Configuration | .3-1 | | 3.1 | Data and Program Memory Maps | 3-1 | |-------|----------------------------------------------------|--------| | 3.1.1 | Reserved Memory Spaces | . 3-11 | | 3.1.2 | Program ROM Area Reserved for Motorola Use | . 3-11 | | 3.1.3 | Bootstrap ROM | | | 3.1.4 | Dynamic Memory Configuration Switching | . 3-11 | | 3.1.5 | External Memory Support | | | 3.2 | Internal I/O Memory Map | | | 4 | Core Configuration | 4-1 | | 4.1 | Introduction | 4-1 | | 4.2 | Operating Mode Register (OMR) | | | 4.2.1 | Asynchronous Bus Arbitration Enable (ABE) - Bit 13 | | | 4.2.2 | Address Attribute Priority Disable (APD) - Bit 14 | | | 4.2.3 | Address Tracing Enable (ATE) - Bit 15 | | | 4.2.4 | Patch Enable (PEN) - Bit 23 | | | 4.3 | Operating Modes | | | 4.4 | Interrupt Priority Registers | | | 4.5 | DMA Request Sources | | | 4.6 | PLL Initialization | | | 4.6.1 | PLL Multiplication Factor (MF0-MF11) | . 4-13 | | 4.6.2 | PLL Pre-Divider Factor (PD0-PD3) | . 4-13 | | 4.6.3 | Crystal Range Bit (XTLR) | . 4-13 | | 4.6.4 | XTAL Disable Bit (XTLD) | | | 4.7 | Device Identification (ID) Register | . 4-13 | | 4.8 | JTAG Identification (ID) Register | . 4-13 | | 4.9 | JTAG Boundary Scan Register (BSR) | . 4-14 | | 5 | General Purpose Input/Output | 5-1 | | 5.1 | Introduction | 5-1 | | 5.2 | Programming Model | 5-1 | | 5.2.1 | Port B Signals and Registers | | | 5.2.2 | Port C Signals and Registers | 5-1 | | 5.2.3 | Port D Signals and Registers | 5-1 | | 5.2.4 | Port E Signals and Registers | 5-2 | | 5.2.5 | Timer/Event Counter Signals | 5-2 | | 6 | Host Interface (HDI08) | 6-1 | | 6.1 | Introduction | 6-1 | | 6.2 | HDI08 Features | 6-1 | | 6.2.1 | Interface - DSP side | 6-1 | | 6.2.2 | Interface - Host Side | 6-2 | | 6.3 | HDI08 Host Port Signals | 6-3 | | 6.4 | HDI08 Block Diagram | 6-4 | | 6.5 | HDI08 – DSP-Side Programmer's Model | 6-5 | | | | | TOC-2 Freescale Semiconductor | 6.5.1 | Host Receive Data Register (HORX) | 6-6 | |----------|------------------------------------------------------------|------| | 6.5.2 | Host Transmit Data Register (HOTX) | 6-6 | | 6.5.3 | Host Control Register (HCR) | 6-7 | | 6.5.3.1 | HCR Host Receive Interrupt Enable (HRIE) Bit 0 | 6-7 | | 6.5.3.2 | HCR Host Transmit Interrupt Enable (HTIE) Bit 1 | 6-7 | | 6.5.3.3 | HCR Host Command Interrupt Enable (HCIE) Bit 2 | 6-7 | | 6.5.3.4 | HCR Host Flags 2,3 (HF2,HF3) Bits 3-4 | 6-8 | | 6.5.3.5 | HCR Host DMA Mode Control Bits (HDM0, HDM1, HDM2) Bits 5-7 | 6-8 | | 6.5.3.6 | HCR Reserved Bits 8-15 | 6-10 | | 6.5.4 | Host Status Register (HSR) | | | 6.5.4.1 | HSR Host Receive Data Full (HRDF) Bit 0 | 6-10 | | 6.5.4.2 | HSR Host Transmit Data Empty (HTDE) Bit 1 | 6-10 | | 6.5.4.3 | HSR Host Command Pending (HCP) Bit 2 | 6-10 | | 6.5.4.4 | HSR Host Flags 0,1 (HF0,HF1) Bits 3-4 | 6-11 | | 6.5.4.5 | HSR Reserved Bits 5-6, 8-15 | | | 6.5.4.6 | HSR DMA Status (DMA) Bit 7 | 6-11 | | 6.5.5 | Host Base Address Register (HBAR) | 6-11 | | 6.5.5.1 | HBAR Base Address (BA[10:3]) Bits 0-7 | | | 6.5.5.2 | HBAR Reserved Bits 8-15 | 6-12 | | 6.5.6 | Host Port Control Register (HPCR) | 6-12 | | 6.5.6.1 | HPCR Host GPIO Port Enable (HGEN) Bit 0 | 6-12 | | 6.5.6.2 | HPCR Host Address Line 8 Enable (HA8EN) Bit 1 | 6-13 | | 6.5.6.3 | HPCR Host Address Line 9 Enable (HA9EN) Bit 2 | 6-13 | | 6.5.6.4 | HPCR Host Chip Select Enable (HCSEN) Bit 3 | | | 6.5.6.5 | HPCR Host Request Enable (HREN) Bit 4 | 6-13 | | 6.5.6.6 | HPCR Host Acknowledge Enable (HAEN) Bit 5 | 6-13 | | 6.5.6.7 | HPCR Host Enable (HEN) Bit 6 | 6-13 | | 6.5.6.8 | HPCR Reserved Bit 7 | | | 6.5.6.9 | HPCR Host Request Open Drain (HROD) Bit 8 | | | 6.5.6.10 | HPCR Host Data Strobe Polarity (HDSP) Bit 9 | | | 6.5.6.11 | HPCR Host Address Strobe Polarity (HASP) Bit 10 | | | 6.5.6.12 | HPCR Host Multiplexed bus (HMUX) Bit 11 | 6-14 | | 6.5.6.13 | HPCR Host Dual Data Strobe (HDDS) Bit 12 | | | 6.5.6.14 | HPCR Host Chip Select Polarity (HCSP) Bit 13 | | | 6.5.6.15 | HPCR Host Request Polarity (HRP) Bit 14 | | | 6.5.6.16 | HPCR Host Acknowledge Polarity (HAP) Bit 15 | | | 6.5.7 | Data direction register (HDDR) | 6-15 | | 6.5.8 | Host Data Register (HDR) | | | 6.5.9 | DSP-Side Registers After Reset | | | 6.5.10 | Host Interface DSP Core Interrupts | | | | OI08 – External Host Programmer's Model | | | 6.6.1 | Interface Control Register (ICR) | | | 6.6.1.1 | ICR Receive Request Enable (RREQ) Bit 0 | | | 6.6.1.2 | ICR Transmit Request Enable (TREQ) Bit 1 | | | 6.6.1.3 | ICR Double Host Request (HDRQ) Bit 2 | 6-21 | | | | | Freescale Semiconductor DSP56366 24-Bit Digital Signal Processor, Rev. 4 | 6.6.1.4 | ICR Host Flag 0 (HF0) Bit 3 | 0-21 | |-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | 6.6.1.5 | ICR Host Flag 1 (HF1) Bit 4 | 6-21 | | 6.6.1.6 | ICR Host Little Endian (HLEND) Bit 5 | 6-22 | | 6.6.1.7 | ICR Initialize Bit (INIT) Bit 7 | 6-23 | | 6.6.2 | Command Vector Register (CVR) | 6-23 | | 6.6.2.1 | CVR Host Vector (HV[6:0]) Bits 0–6 | 6-23 | | 6.6.2.2 | CVR Host Command Bit (HC) Bit 7 | 6-24 | | 6.6.3 | Interface Status Register (ISR) | 6-24 | | 6.6.3.1 | ISR Receive Data Register Full (RXDF) Bit 0 | 6-24 | | 6.6.3.2 | ISR Transmit Data Register Empty (TXDE) Bit 1 | 6-24 | | 6.6.3.3 | ISR Transmitter Ready (TRDY) Bit 2 | 6-25 | | 6.6.3.4 | ISR Host Flag 2 (HF2) Bit 3 | 6-25 | | 6.6.3.5 | ISR Host Flag 3 (HF3) Bit 4 | 6-25 | | 6.6.3.6 | ISR Reserved Bits 5-6 | 6-25 | | 6.6.3.7 | ISR Host Request (HREQ) Bit 7 | 6-25 | | 6.6.4 | Interrupt Vector Register (IVR) | | | 6.6.5 | Receive Byte Registers (RXH:RXM:RXL) | 6-26 | | 6.6.6 | Transmit Byte Registers (TXH:TXM:TXL) | 6-26 | | 6.6.7 | Host Side Registers After Reset | | | 6.6.8 | General Purpose INPUT/OUTPUT (GPIO) | | | 6.7 | Servicing The Host Interface | 6-28 | | 6.7.1 | HDI08 Host Processor Data Transfer | 6-28 | | 6.7.2 | Polling | | | 672 | Companies Interments | 6.20 | | 6.7.3 | Servicing Interrupts | 0-29 | | | | | | 7 | Serial Host Interface | | | | Serial Host Interface | 7-1 | | 7 | Serial Host Interface | <b>7-1</b><br>7-1 | | <b>7</b> 7.1 | Serial Host Interface Introduction Serial Host Interface Internal Architecture | <b>7-1</b><br>7-1<br>7-2 | | <b>7</b> 7.1 7.2 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator | <b>7-1</b> 7-1 7-2 7-2 | | <b>7</b> 7.1 7.2 7.3 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model | <b>7-1</b> 7-1 7-2 7-2 7-3 | | <b>7</b> 7.1 7.2 7.3 7.4 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator | <b>7-1</b> 7-1 7-2 7-2 7-3 7-5 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side | <b>7-1</b> 7-1 7-2 7-2 7-3 7-5 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side | 7-1<br>7-1<br>7-2<br>7-2<br>7-3<br>7-5<br>7-6 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side | <b>7-1</b> 7-1 7-2 7-2 7-3 7-5 7-6 7-6 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 | <b>7-1</b> 7-1 7-2 7-3 7-5 7-6 7-6 7-7 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.4.1 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 | 7-1<br>7-1<br>7-2<br>7-2<br>7-3<br>7-5<br>7-6<br>7-6<br>7-6<br>7-7 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side | <b>7-1</b> 7-1 7-2 7-3 7-5 7-6 7-6 7-7 7-7 | | 7.1<br>7.2<br>7.3<br>7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.4.1<br>7.4.4.2<br>7.4.5 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 | <b>7-1</b><br>7-1<br>7-2<br>7-3<br>7-5<br>7-6<br>7-6<br>7-7<br>7-7 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 7.4.5 7.4.5.1 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 HCKR Prescaler Rate Select (HRS)—Bit 2 | <b>7-1</b><br>7-1<br>7-2<br>7-3<br>7-5<br>7-6<br>7-6<br>7-7<br>7-7<br>7-7 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 7.4.5 7.4.5.1 7.4.5.2 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 | <b>7-1</b> 7-1 7-2 7-3 7-5 7-6 7-6 7-7 7-7 7-7 7-9 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 7.4.5 7.4.5.1 7.4.5.2 7.4.5.3 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 HCKR Prescaler Rate Select (HRS)—Bit 2 HCKR Divider Modulus Select (HDM[7:0])—Bits 10–3 HCKR Reserved Bits—Bits 23–14, 11 | <b>7-1</b> 7-1 7-2 7-2 7-3 7-6 7-6 7-7 7-7 7-7 7-9 7-9 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 7.4.5 7.4.5.1 7.4.5.2 7.4.5.3 7.4.5.4 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 HCKR Prescaler Rate Select (HRS)—Bit 2 HCKR Divider Modulus Select (HDM[7:0])—Bits 10–3 HCKR Reserved Bits—Bits 23–14, 11 HCKR Filter Mode (HFM[1:0]) — Bits 13–12 | <b>7-1</b> 7-1 7-2 7-3 7-5 7-6 7-6 7-7 7-7 7-9 7-9 7-9 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.4.2 7.4.5 7.4.5.1 7.4.5.2 7.4.5.3 7.4.5.4 7.4.5.5 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 HCKR Prescaler Rate Select (HRS)—Bit 2 HCKR Divider Modulus Select (HDM[7:0])—Bits 10–3 HCKR Reserved Bits—Bits 23–14, 11 HCKR Filter Mode (HFM[1:0]) — Bits 13–12 SHI Control/Status Register (HCSR)—DSP Side | <b>7-1</b> 7-1 7-2 7-3 7-5 7-6 7-6 7-7 7-7 7-9 7-9 7-9 7-9 7-9 7-10 | | 7.1 7.2 7.3 7.4 7.4.1 7.4.2 7.4.3 7.4.4 7.4.4.1 7.4.5.2 7.4.5.3 7.4.5.4 7.4.5.5 7.4.5.5 7.4.6 | Serial Host Interface Introduction Serial Host Interface Internal Architecture SHI Clock Generator Serial Host Interface Programming Model SHI Input/Output Shift Register (IOSR)—Host Side SHI Host Transmit Data Register (HTX)—DSP Side SHI Host Receive Data FIFO (HRX)—DSP Side SHI Slave Address Register (HSAR)—DSP Side SHI Slave Address Register (HSAR)—DSP Side HSAR Reserved Bits—Bits 19, 17–0 HSAR I <sup>2</sup> C Slave Address (HA[6:3], HA1)—Bits 23–20,18 SHI Clock Control Register (HCKR)—DSP Side Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 HCKR Prescaler Rate Select (HRS)—Bit 2 HCKR Divider Modulus Select (HDM[7:0])—Bits 10–3 HCKR Reserved Bits—Bits 23–14, 11 HCKR Filter Mode (HFM[1:0]) — Bits 13–12 SHI Control/Status Register (HCSR)—DSP Side HCSR Host Enable (HEN)—Bit 0 | <b>7-1</b> 7-1 7-2 7-2 7-3 7-6 7-6 7-7 7-7 7-7 7-9 7-9 7-9 7-10 7-10 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 TOC-4 Freescale Semiconductor | 7.4.6.2 | HCSR I <sup>2</sup> C/SPI Selection (HI2C)—Bit 1 | 7-11 | |---------|--------------------------------------------------------|------| | 7.4.6.3 | HCSR Serial Host Interface Mode (HM[1:0])—Bits 3–2 | 7-11 | | 7.4.6.4 | HCSR I <sup>2</sup> C Clock Freeze (HCKFR)—Bit 4 | 7-11 | | 7.4.6.5 | HCSR FIFO-Enable Control (HFIFO)—Bit 5 | 7-12 | | 7.4.6.6 | HCSR Master Mode (HMST)—Bit 6 | 7-12 | | 7.4.6.7 | HCSR Host-Request Enable (HRQE[1:0])—Bits 8–7 | 7-12 | | 7.4.6.8 | | | | 7.4.6.9 | HCSR Bus-Error Interrupt Enable (HBIE)—Bit 10 | 7-13 | | 7.4.6.1 | 0 HCSR Transmit-Interrupt Enable (HTIE)—Bit 11 | 7-13 | | 7.4.6.1 | 1 HCSR Receive Interrupt Enable (HRIE[1:0])—Bits 13–12 | 7-14 | | 7.4.6.1 | 2 HCSR Host Transmit Underrun Error (HTUE)—Bit 14 | 7-14 | | 7.4.6.1 | 3 HCSR Host Transmit Data Empty (HTDE)—Bit 15 | 7-15 | | 7.4.6.1 | | | | 7.4.6.1 | 5 Host Receive FIFO Not Empty (HRNE)—Bit 17 | 7-15 | | 7.4.6.1 | 6 Host Receive FIFO Full (HRFF)—Bit 19 | 7-15 | | 7.4.6.1 | 7 Host Receive Overrun Error (HROE)—Bit 20 | 7-15 | | 7.4.6.1 | 8 Host Bus Error (HBER)—Bit 21 | 7-16 | | 7.4.6.1 | 9 HCSR Host Busy (HBUSY)—Bit 22 | 7-16 | | 7.5 | Characteristics Of The SPI Bus | 7-16 | | 7.6 | Characteristics Of The I <sup>2</sup> C Bus | 7-16 | | 7.6.1 | Overview | | | 7.6.2 | I <sup>2</sup> C Data Transfer Formats | | | 7.7 | SHI Programming Considerations | 7-19 | | 7.7.1 | SPI Slave Mode | | | 7.7.2 | SPI Master Mode | | | 7.7.3 | I <sup>2</sup> C Slave Mode | | | 7.7.3.1 | | | | 7.7.3.2 | ^ | | | 7.7.4 | I <sup>2</sup> C Master Mode | | | 7.7.4.1 | | | | 7.7.4.2 | | | | 7.7.5 | SHI Operation During DSP Stop | 7-25 | | _ | - | | | 8 | Enhanced Serial AUDIO Interface (ESAI) | | | 81 | Introduction | | | 8.2 | ESAI Data and Control Pins | | | 8.2.1 | Serial Transmit 0 Data Pin (SDO0) | | | 8.2.2 | Serial Transmit 1 Data Pin (SDO1) | | | 8.2.3 | Serial Transmit 2/Receive 3 Data Pin (SDO2/SDI3) | | | 8.2.4 | Serial Transmit 3/Receive 2 Data Pin (SDO3/SDI2) | | | 8.2.5 | Serial Transmit 4/Receive 1 Data Pin (SDO4/SDI1) | | | 8.2.6 | Serial Transmit 5/Receive 0 Data Pin (SDO5/SDI0) | | | 8.2.7 | Receiver Serial Clock (SCKR) | | | 8.2.8 | Transmitter Serial Clock (SCKT) | | | 8.2.9 | Frame Sync for Receiver (FSR) | 8-6 | | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor TOC-5 | 8.2.10 | Frame Sync for Transmitter (FST) | 8-7 | |----------|---------------------------------------------------------------|------| | 8.2.11 | High Frequency Clock for Transmitter (HCKT) | 8-7 | | 8.2.12 | High Frequency Clock for Receiver (HCKR) | 8-7 | | 8.3 ES | SAI Programming Model | 8-7 | | 8.3.1 | ESAI Transmitter Clock Control Register (TCCR) | 8-8 | | 8.3.1.1 | TCCR Transmit Prescale Modulus Select (TPM7–TPM0) - Bits 0–7 | 8-8 | | 8.3.1.2 | TCCR Transmit Prescaler Range (TPSR) - Bit 8 | 8-9 | | 8.3.1.3 | TCCR Tx Frame Rate Divider Control (TDC4–TDC0) - Bits 9–13 | 8-10 | | 8.3.1.4 | TCCR Tx High Frequency Clock Divider (TFP3-TFP0) - Bits 14–17 | 8-11 | | 8.3.1.5 | TCCR Transmit Clock Polarity (TCKP) - Bit 18 | | | 8.3.1.6 | TCCR Transmit Frame Sync Polarity (TFSP) - Bit 19 | 8-12 | | 8.3.1.7 | TCCR Transmit High Frequency Clock Polarity (THCKP) - Bit 20 | 8-12 | | 8.3.1.8 | TCCR Transmit Clock Source Direction (TCKD) - Bit 21 | 8-12 | | 8.3.1.9 | TCCR Transmit Frame Sync Signal Direction (TFSD) - Bit 22 | 8-12 | | 8.3.1.10 | TCCR Transmit High Frequency Clock Direction (THCKD) - Bit 23 | 8-12 | | 8.3.2 | ESAI Transmit Control Register (TCR) | | | 8.3.2.1 | TCR ESAI Transmit 0 Enable (TE0) - Bit 0 | 8-13 | | 8.3.2.2 | TCR ESAI Transmit 1 Enable (TE1) - Bit 1 | | | 8.3.2.3 | TCR ESAI Transmit 2 Enable (TE2) - Bit 2 | 8-14 | | 8.3.2.4 | TCR ESAI Transmit 3 Enable (TE3) - Bit 3 | 8-14 | | 8.3.2.5 | TCR ESAI Transmit 4 Enable (TE4) - Bit 4 | | | 8.3.2.6 | TCR ESAI Transmit 5 Enable (TE5) - Bit 5 | 8-15 | | 8.3.2.7 | TCR Transmit Shift Direction (TSHFD) - Bit 6 | 8-15 | | 8.3.2.8 | TCR Transmit Word Alignment Control (TWA) - Bit 7 | 8-15 | | 8.3.2.9 | TCR Transmit Network Mode Control (TMOD1-TMOD0) - Bits 8-9 | 8-16 | | 8.3.2.10 | TCR Tx Slot and Word Length Select (TSWS4-TSWS0) - Bits 10-14 | 8-18 | | 8.3.2.11 | TCR Transmit Frame Sync Length (TFSL) - Bit 15 | | | 8.3.2.12 | TCR Transmit Frame Sync Relative Timing (TFSR) - Bit 16 | | | 8.3.2.13 | TCR Transmit Zero Padding Control (PADC) - Bit 17 | | | 8.3.2.14 | TCR Reserved Bit - Bits 18 | | | 8.3.2.15 | TCR Transmit Section Personal Reset (TPR) - Bit 19 | | | 8.3.2.16 | TCR Transmit Exception Interrupt Enable (TEIE) - Bit 20 | 8-21 | | 8.3.2.17 | TCR Transmit Even Slot Data Interrupt Enable (TEDIE) - Bit 21 | | | 8.3.2.18 | TCR Transmit Interrupt Enable (TIE) - Bit 22 | | | 8.3.2.19 | TCR Transmit Last Slot Interrupt Enable (TLIE) - Bit 23 | | | 8.3.3 | ESAI Receive Clock Control Register (RCCR) | | | 8.3.3.1 | RCCR Receiver Prescale Modulus Select (RPM7–RPM0) - Bits 7–0 | | | 8.3.3.2 | RCCR Receiver Prescaler Range (RPSR) - Bit 8 | | | 8.3.3.3 | RCCR Rx Frame Rate Divider Control (RDC4–RDC0) - Bits 9–13 | | | 8.3.3.4 | RCCR Rx High Frequency Clock Divider (RFP3-RFP0) - Bits 14-17 | | | 8.3.3.5 | RCCR Receiver Clock Polarity (RCKP) - Bit 18 | | | 8.3.3.6 | RCCR Receiver Frame Sync Polarity (RFSP) - Bit 19 | | | 8.3.3.7 | RCCR Receiver High Frequency Clock Polarity (RHCKP) - Bit 20 | | | 8.3.3.8 | RCCR Receiver Clock Source Direction (RCKD) - Bit 21 | | | 8.3.3.9 | RCCR Receiver Frame Sync Signal Direction (RFSD) - Bit 22 | 8-25 | | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 TOC-6 Freescale Semiconductor | 8.3.3.10 | RCCR Receiver High Frequency Clock Direction (RHCKD) - Bit 23 | 8-26 | |----------|---------------------------------------------------------------|------| | 8.3.4 | ESAI Receive Control Register (RCR) | | | 8.3.4.1 | RCR ESAI Receiver 0 Enable (RE0) - Bit 0 | 8-27 | | 8.3.4.2 | RCR ESAI Receiver 1 Enable (RE1) - Bit 1 | 8-27 | | 8.3.4.3 | RCR ESAI Receiver 2 Enable (RE2) - Bit 2 | 8-27 | | 8.3.4.4 | RCR ESAI Receiver 3 Enable (RE3) - Bit 3 | 8-27 | | 8.3.4.5 | RCR Reserved Bits - Bits 4-5, 17-18 | | | 8.3.4.6 | RCR Receiver Shift Direction (RSHFD) - Bit 6 | | | 8.3.4.7 | RCR Receiver Word Alignment Control (RWA) - Bit 7 | 8-28 | | 8.3.4.8 | RCR Receiver Network Mode Control (RMOD1-RMOD0) - Bits 8-9 | 8-28 | | 8.3.4.9 | RCR Receiver Slot and Word Select (RSWS4-RSWS0) - Bits 10-14 | 8-28 | | 8.3.4.10 | RCR Receiver Frame Sync Length (RFSL) - Bit 15 | 8-30 | | 8.3.4.11 | RCR Receiver Frame Sync Relative Timing (RFSR) - Bit 16 | 8-30 | | 8.3.4.12 | RCR Receiver Section Personal Reset (RPR) - Bit 19 | 8-30 | | 8.3.4.13 | RCR Receive Exception Interrupt Enable (REIE) - Bit 20 | 8-31 | | 8.3.4.14 | RCR Receive Even Slot Data Interrupt Enable (REDIE) - Bit 21 | 8-31 | | 8.3.4.15 | RCR Receive Interrupt Enable (RIE) - Bit 22 | 8-31 | | 8.3.4.16 | RCR Receive Last Slot Interrupt Enable (RLIE) - Bit 23 | | | 8.3.5 | ESAI Common Control Register (SAICR) | 8-31 | | 8.3.5.1 | SAICR Serial Output Flag 0 (OF0) - Bit 0 | 8-32 | | 8.3.5.2 | SAICR Serial Output Flag 1 (OF1) - Bit 1 | | | 8.3.5.3 | SAICR Serial Output Flag 2 (OF2) - Bit 2 | 8-32 | | 8.3.5.4 | SAICR Reserved Bits - Bits 3-5, 9-23 | | | 8.3.5.5 | SAICR Synchronous Mode Selection (SYN) - Bit 6 | 8-32 | | 8.3.5.6 | SAICR Transmit External Buffer Enable (TEBE) - Bit 7 | | | 8.3.5.7 | SAICR Alignment Control (ALC) - Bit 8 | | | 8.3.6 | ESAI Status Register (SAISR) | | | 8.3.6.1 | SAISR Serial Input Flag 0 (IF0) - Bit 0 | | | 8.3.6.2 | SAISR Serial Input Flag 1 (IF1) - Bit 1 | | | 8.3.6.3 | SAISR Serial Input Flag 2 (IF2) - Bit 2 | | | 8.3.6.4 | SAISR Reserved Bits - Bits 3-5, 11-12, 18-23 | | | 8.3.6.5 | SAISR Receive Frame Sync Flag (RFS) - Bit 6 | | | 8.3.6.6 | SAISR Receiver Overrun Error Flag (ROE) - Bit 7 | | | 8.3.6.7 | SAISR Receive Data Register Full (RDF) - Bit 8 | | | 8.3.6.8 | SAISR Receive Even-Data Register Full (REDF) - Bit 9 | | | 8.3.6.9 | SAISR Receive Odd-Data Register Full (RODF) - Bit 10 | | | 8.3.6.10 | SAISR Transmit Frame Sync Flag (TFS) - Bit 13 | | | 8.3.6.11 | SAISR Transmit Underrun Error Flag (TUE) - Bit 14 | | | 8.3.6.12 | SAISR Transmit Data Register Empty (TDE) - Bit 15 | | | 8.3.6.13 | SAISR Transmit Even-Data Register Empty (TEDE) - Bit 16 | | | 8.3.6.14 | SAISR Transmit Odd-Data Register Empty (TODE) - Bit 17 | | | 8.3.7 | ESAI Receive Shift Registers | | | 8.3.8 | ESAI Receive Data Registers (RX3, RX2, RX1, RX0) | | | 8.3.9 | ESAI Transmit Shift Registers | 8-40 | | 8.3.10 | ESAI Transmit Data Registers (TX5, TX4, TX3, TX2,TX1,TX0) | 8-40 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor TOC-7 | 8.3.11 | ESAI Time Slot Register (TSR) | 8-40 | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 8.3.12 | Transmit Slot Mask Registers (TSMA, TSMB) | 8-40 | | 8.3.13 | Receive Slot Mask Registers (RSMA, RSMB) | 8-42 | | 8.4 | Operating Modes | 8-43 | | 8.4.1 | ESAI After Reset | 8-43 | | 8.4.2 | ESAI Initialization | 8-43 | | 8.4.3 | ESAI Interrupt Requests | 8-44 | | 8.4.4 | Operating Modes – Normal, Network, and On-Demand | 8-45 | | 8.4.4.1 | Normal/Network/On-Demand Mode Selection | 8-45 | | 8.4.4.2 | Synchronous/Asynchronous Operating Modes | 8-45 | | 8.4.4.3 | Frame Sync Selection | 8-46 | | 8.4.4.4 | Shift Direction Selection | 8-46 | | 8.4.5 | Serial I/O Flags | 8-46 | | 8.5 | GPIO - Pins and Registers | | | 8.5.1 | Port C Control Register (PCRC) | 8-47 | | 8.5.2 | Port C Direction Register (PRRC) | 8-47 | | 8.5.3 | Port C Data register (PDRC) | 8-48 | | 8.6 | ESAI Initialization Examples | 8-49 | | 8.6.1 | Initializing the ESAI Using Individual Reset | 8-49 | | 8.6.2 | Initializing Just the ESAI Transmitter Section | | | 8.6.3 | Initializing Just the ESAI Receiver Section | 8-50 | | _ | = 1 | | | 9 | Enhanced Serial Audio Interface 1 (ESAI_1) | | | 9.1 | Introduction | | | 9.2 | ESAI_1 Data and Control Pins | | | 9.2.1 | Serial Transmit 0 Data Pin (SDO0_1) | | | 9.2.2 | Serial Transmit 1 Data Pin (SDO1_1) | | | 9.2.3 | Serial Transmit 2/Receive 3 Data Pin (SDO2_1/SDI3_1) | | | 9.2.4 | Serial Transmit 3/Receive 2 Data Pin (SDO3_1/SDI2_1) | | | 9.2.5 | Serial Transmit 4/Receive 1 Data Pin (SDO4_1/SDI1_1) | | | 9.2.6 | Serial Transmit 5/Receive 0 Data Pin (SDO5_1/SDI0_1) | | | 9.2.7 | Receiver Serial Clock (SCKR_1) | | | 9.2.8 | Transmitter Serial Clock (SCKT_1) | | | 9.2.9 | Frame Sync for Receiver (FSR_1) | | | 9.2.10 | Frame Sync for Transmitter (FST_1) | | | 9.3 | ESAI_1 Programming Model | | | 9.3.1 | ESAI_1 Multiplex Control Register (EMUXR) | | | 9.3.2 | ESAI_1 Transmitter Clock Control Register (TCCR_1) | | | 9.3.2.1 | TCCR_1 Tx High Freq. Clock Divider (TFP3-TFP0) - Bits 14–17 | 9-6 | | 9.3.2.2 | | | | 9.3.2.3 | | | | 9.3.3 | TCCR_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 | 9-6 | | | TCCR_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 ESAI_1 Transmit Control Register (TCR_1) | 9-6<br>9-8 | | 9.3.4 | TCCR_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 ESAI_1 Transmit Control Register (TCR_1) ESAI_1 Receive Clock Control Register (RCCR_1) | 9-6<br>9-8<br>9-9 | | 9.3.4<br>9.3.4.1 | TCCR_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 ESAI_1 Transmit Control Register (TCR_1) ESAI_1 Receive Clock Control Register (RCCR_1) RCCR_1 Rx High Freq. Clock Divider (RFP3-RFP0) - Bits 14–17 | | | 9.3.4 | TCCR_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 ESAI_1 Transmit Control Register (TCR_1) ESAI_1 Receive Clock Control Register (RCCR_1) RCCR_1 Rx High Freq. Clock Divider (RFP3-RFP0) - Bits 14–17 | 9-6<br>9-8<br>9-9<br>9-9 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 TOC-8 Freescale Semiconductor | 9.3.4.3 | RCCR_1 Rx High Freq. Clock Direction (RHCKD) - Bit 23 | 9-9 | |--------------------|-------------------------------------------------------------------------|------| | 9.3.5 | ESAI_1 Receive Control Register (RCR_1) | 9-10 | | 9.3.6 | ESAI_1 Common Control Register (SAICR_1) | 9-10 | | 9.3.7 | ESAI_1 Status Register (SAISR_1) | 9-10 | | 9.3.8 | ESAI_1 Receive Shift Registers | 9-11 | | 9.3.9 | ESAI_1 Receive Data Registers | 9-11 | | 9.3.10 | ESAI_1 Transmit Shift Registers | 9-11 | | 9.3.11 | ESAI_1 Transmit Data Registers | 9-11 | | 9.3.12 | ESAI_1 Time Slot Register (TSR_1) | | | 9.3.13 | Transmit Slot Mask Registers (TSMA_1, TSMB_1) | | | 9.3.14 | Receive Slot Mask Registers (RSMA_1, RSMB_1) | | | | perating Modes | | | 9.4.1 | ESAI_1 After Reset | | | | PIO - Pins and Registers | | | 9.5.1 | Port E Control Register (PCRE) | | | 9.5.2 | Port E Direction Register (PRRE) | | | 9.5.3 | Port E Data register (PDRE) | 9-14 | | 10 D | icital Audia Transmittar | 10.1 | | | igital Audio Transmitter | | | | troduction | | | | AX Signals | | | | AX Functional Overview | | | | AX Programming Model | | | | AX Internal Architecture | | | 10.5.1 | DAX Audio Data Register (XADR) | | | 10.5.2 | DAX Audio Data Buffers (XADBUFA / XADBUFB) | | | 10.5.3 | DAX Audio Data Shift Register (XADSR) | | | 10.5.4 | DAX Non-Audio Data Register (XNADR) | | | 10.5.4.1 | DAX Channel A Validity (XVA)—Bit 10 | | | 10.5.4.2 | DAX Channel A User Data (XUA)—Bit 11 | | | 10.5.4.3 | DAX Channel A Channel Status (XCA)—Bit 12 | | | 10.5.4.4 | DAX Channel B Validity (XVB)—Bit 13 | | | 10.5.4.5 | DAX Channel B User Data (XUB)—Bit 14 | | | 10.5.4.6 | DAX Channel B Channel Status (XCB)—Bit 15 | | | 10.5.4.7 | XNADR Reserved Bits—Bits 0-9, 16–23 | | | 10.5.5 | DAX Non-Audio Data Buffer (XNADBUF) | | | 10.5.6<br>10.5.6.1 | DAX Control Register (XCTR) | | | 10.5.6.1 | | | | 10.5.6.2 | Underrun Error Interrupt Enable (XUIE)—Bit 1 | | | 10.5.6.4 | DAX Clock Input Select (XCS[1:0])—Bits 3–4 | | | 10.5.6.5 | DAX Clock input Select (ACS[1.0])—Bits 3–4 DAX Start Block (XSB)—Bit 5 | | | 10.5.6.6 | XCTR Reserved Bits—Bits 6-23 | | | 10.5.7 | DAX Status Register (XSTR) | | | 10.5.7 | DAX Status Register (ASTR) DAX Audio Data Register Empty (XADE)—Bit 0 | | | 10.3.7.1 | DAA Audio Data Register Empty (AADE)—Dit 0 | 10-8 | | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor TOC-9 | 10.5.7.2 | DAX Transmit Underrun Error Flag (XAUR)—Bit 1 | . 10-8 | |-----------|---------------------------------------------------|--------| | 10.5.7.3 | DAX Block Transfer Flag (XBLK)—Bit 2 | . 10-8 | | 10.5.7.4 | XSTR Reserved Bits—Bits 3–23 | . 10-8 | | 10.5.8 | DAX Parity Generator (PRTYG) | . 10-9 | | 10.5.9 | DAX Biphase Encoder | . 10-9 | | 10.5.10 | DAX Preamble Generator | . 10-9 | | 10.5.11 | DAX Clock Multiplexer | . 10-9 | | 10.5.12 | DAX State Machine | 10-10 | | 10.6 DA | AX Programming Considerations | 10-10 | | 10.6.1 | Initiating A Transmit Session | 10-10 | | 10.6.2 | Audio Data Register Empty Interrupt Handling | 10-10 | | 10.6.3 | Block Transferred Interrupt Handling | 10-11 | | 10.6.4 | DAX operation with DMA | 10-11 | | 10.6.5 | DAX Operation During Stop | 10-12 | | 10.7 GP | PIO (PORT D) - Pins and Registers | 10-12 | | 10.7.1 | Port D Control Register (PCRD) | 10-12 | | 10.7.2 | Port D Direction Register (PRRD) | 10-13 | | 10.7.3 | Port D Data Register (PDRD) | 10-14 | | | | | | 11 Tii | mer/ Event Counter | .11-1 | | 11.1 Int | roduction | . 11-1 | | | mer/Event Counter Architecture | | | 11.2.1 | Timer/Event Counter Block Diagram | | | 11.2.2 | Individual Timer Block Diagram | | | 11.3 Tir | mer/Event Counter Programming Model | | | 11.3.1 | Prescaler Counter | | | 11.3.2 | Timer Prescaler Load Register (TPLR) | . 11-5 | | 11.3.2.1 | TPLR Prescaler Preload Value PL[20:0] Bits 20–0 | | | 11.3.2.2 | TPLR Prescaler Source PS[1:0] Bits 22-21 | | | 11.3.2.3 | TPLR Reserved Bit 23 | | | 11.3.3 | Timer Prescaler Count Register (TPCR) | . 11-6 | | 11.3.3.1 | TPCR Prescaler Counter Value PC[20:0] Bits 20–0 | . 11-6 | | 11.3.3.2 | TPCR Reserved Bits 23–21 | | | 11.3.4 | Timer Control/Status Register (TCSR) | . 11-6 | | 11.3.4.1 | TCSR Timer Enable (TE) Bit 0 | . 11-6 | | 11.3.4.2 | TCSR Timer Overflow Interrupt Enable (TOIE) Bit 1 | . 11-7 | | 11.3.4.3 | TCSR Timer Compare Interrupt Enable (TCIE) Bit 2 | . 11-7 | | 11.3.4.4 | TCSR Timer Control (TC[3:0]) Bits 4–7 | | | 11.3.4.5 | TCSR Inverter (INV) Bit 8 | | | 11.3.4.6 | TCSR Timer Reload Mode (TRM) Bit 9 | 11-10 | | 11.3.4.7 | TCSR Direction (DIR) Bit 11 | | | 11.3.4.8 | TCSR Data Input (DI) Bit 12 | 11-10 | | 11.3.4.9 | TCSR Data Output (DO) Bit 13 | | | 11.3.4.10 | TCSR Prescaler Clock Enable (PCE) Bit 15 | 11-11 | | 11.3.4.11 | TCSR Timer Overflow Flag (TOF) Bit 20 | | | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 TOC-10 Freescale Semiconductor | 11.3.4.12 | TCSR Timer Compare Flag (TCF) Bit 21 | 11-11 | |-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 11.3.4.13 | TCSR Reserved Bits (Bits 3, 10, 14, 16-19, 22, 23) | 11-11 | | 11.3.5 | Timer Load Register (TLR) | 11-12 | | 11.3.6 | Timer Compare Register (TCPR) | | | 11.3.7 | Timer Count Register (TCR) | 11-12 | | 11.4 Ti | ner Modes of Operation | 11-12 | | 11.4.1 | Timer Modes | | | 11.4.1.1 | Timer GPIO (Mode 0) | | | 11.4.1.2 | Timer Pulse (Mode 1) | 11-14 | | 11.4.1.3 | Timer Toggle (Mode 2) | | | 11.4.1.4 | Timer Event Counter (Mode 3) | | | 11.4.2 | Signal Measurement Modes | 11-16 | | 11.4.2.1 | Measurement Accuracy | | | 11.4.2.2 | Measurement Input Width (Mode 4) | | | 11.4.2.3 | Measurement Input Period (Mode 5) | 11-17 | | 11.4.2.4 | Measurement Capture (Mode 6) | | | 11.4.3 | Pulse Width Modulation (PWM, Mode 7) | | | 11.4.4 | Watchdog Modes | | | 11.4.4.1 | Watchdog Pulse (Mode 9) | | | 11.4.4.2 | Watchdog Toggle (Mode 10) | | | 11.4.5 | Reserved Modes | | | 11.4.6 | Special Cases | | | 11.4.6.1 | Timer Behavior during Wait | | | 11.4.6.2 | Timer Behavior during Stop | 11-21 | | 11.4.7 | DMA Trigger | | | | | | | <b>Append</b> | ix A Bootstrap ROM Contents | . A-1 | | 1-1 | | | | A.1 DS | P56366 Bootstrap Program | A-1 | | 71.1 D | 1 30300 Bootsuap i rogiam | / 1 | | Append | iv D. Equator | <b>D</b> _1 | | Append | | | | | ix B Equates | . Б-і | | | · | | | Append | · | | | | ix C JTAG BSDL | . C-1 | | Append Append | ix C JTAG BSDL | . C-1 | | | ix C JTAG BSDL | . C-1 | | Append | ix C JTAG BSDL | . C-1<br>. D-1 | | Append | ix C JTAG BSDL | . <b>C-1</b><br>. <b>D-1</b> | | Append B.1 Int | ix C JTAG BSDL | . C-1 . D-1 . B-1 . B-1 | | Append B.1 Int B.1.1 | ix C JTAG BSDL | . <b>C-1</b> . <b>D-1</b> B-1 B-1 | | Append B.1 Int B.1.1 B.1.2 | ix C JTAG BSDL ix D Programmer's Reference roduction Peripheral Addresses Interrupt Addresses | . C-1 . D-1 . B-1 . B-1 . B-1 | | B.1 Int B.1.1 B.1.2 B.1.3 | ix C JTAG BSDL ix D Programmer's Reference roduction Peripheral Addresses Interrupt Addresses Interrupt Priorities | . C-1 . D-1 . B-1 . B-1 . B-1 . B-1 | | Append B.1 Int B.1.1 B.1.2 B.1.3 B.1.4 B.1.5 | ix C JTAG BSDL ix D Programmer's Reference roduction Peripheral Addresses Interrupt Addresses Interrupt Priorities Host Interface Quick Reference | . C-1 . B-1 . B-1 . B-1 . B-1 . B-1 . B-1 | | B.1 Int<br>B.1.1<br>B.1.2<br>B.1.3<br>B.1.4<br>B.1.5<br>B.2 Int | ix C JTAG BSDL ix D Programmer's Reference roduction Peripheral Addresses Interrupt Addresses Interrupt Priorities Host Interface Quick Reference Programming Sheets | . C-1 . B-1 . B-1 . B-1 . B-1 . B-1 . B-1 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor TOC-11 | B.4 | Interrupt Source Priorities (within an IPL) | B-10 | |-----|---------------------------------------------|------| | B.5 | Host Interface—Quick Reference | B-12 | | B 6 | Programming Sheets | B-14 | TOC-12 Freescale Semiconductor # **List of Figures** | Figure 1-1 | DSP56366 Block Diagram | 1-1 | |-------------|--------------------------------------------------|------| | Figure 2-1 | Signals Identified by Functional Group | | | Figure 3-1 | Memory Maps for MSW=(X,X), CE=0, MS=0, SC=0 | 3-3 | | Figure 3-2 | Memory Maps for MSW=(X,X), CE=1, MS=0, SC=0 | 3-3 | | Figure 3-3 | Memory Maps for MSW=(0,0), CE=0 MS=1, SC=0 | 3-4 | | Figure 3-4 | Memory Maps for MSW=(0,1), CE=0, MS=1, SC=0 | 3-4 | | Figure 3-5 | Memory Maps for MSW=(1,0), CE=0, MS=1, SC=0 | 3-5 | | Figure 3-6 | Memory Maps for MSW=(0,0), CE=1, MS=1, SC=0 | 3-5 | | Figure 3-7 | Memory Maps for MSW=(0,1), CE=1, MS=1, SC=0 | 3-6 | | Figure 3-8 | Memory Maps for MSW=(1,0), CE=1, MS=1, SC=0 | 3-6 | | Figure 3-9 | Memory Maps for MSW=(X,X), CE=0, MS=0, SC=1 | 3-7 | | Figure 3-10 | Memory Maps for MSW=(X,X), CE=1, MS=0, SC=1 | 3-7 | | Figure 3-11 | Memory Maps for MSW=(0,0), CE=0, MS=1, SC=1 | 3-8 | | Figure 3-12 | Memory Maps for MSW=(0,1), CE=0, MS=1, SC=1 | 3-8 | | Figure 3-13 | Memory Maps for MSW=(1,0), CE=0, MS=1, SC=1 | 3-9 | | Figure 3-14 | Memory Maps for MSW=(0,0), CE=1, MS=1, SC=1 | 3-9 | | Figure 3-15 | Memory Maps for MSW=(0,1), CE=1, MS=1, SC=1 | 3-10 | | Figure 3-16 | Memory Maps for MSW=(1,0), CE=1, MS=1, SC=1 | 3-10 | | Figure 4-1 | Interrupt Priority Register P | 4-7 | | Figure 4-2 | Interrupt Priority Register C | 4-7 | | Figure 6-1 | HDI08 Block Diagram | 6-5 | | Figure 6-2 | Host Control Register (HCR) (X:\$FFFFC2) | 6-7 | | Figure 6-3 | Host Status Register (HSR) (X:FFFFC3) | 6-10 | | Figure 6-4 | Host Base Address Register (HBAR) (X:\$FFFFC5) | 6-11 | | Figure 6-5 | Self Chip Select logic | 6-12 | | Figure 6-6 | Host Port Control Register (HPCR) (X:\$FFFFC4) | 6-12 | | Figure 6-7 | Single strobe bus | 6-14 | | Figure 6-8 | Dual strobes bus | 6-15 | | Figure 6-9 | Host Data Direction Register (HDDR) (X:\$FFFFC8) | 6-16 | | Figure 6-10 | Host Data Register (HDR) (X:\$FFFFC9) | 6-16 | | Figure 6-11 | HSR-HCR Operation | 6-18 | | Figure 6-12 | Interface Control Register (ICR) | 6-20 | | Figure 6-13 | Command Vector Register (CVR) | 6-23 | | Figure 6-14 | Interface Status Register (ISR) | 6-24 | | Figure 6-15 | Interrupt Vector Register (IVR) | 6-26 | | Figure 6-16 | HDI08 Host Request Structure | 6-29 | | Figure 7-1 | Serial Host Interface Block Diagram | 7-2 | | Figure 7-2 | SHI Clock Generator | 7-3 | | Figure 7-3 | SHI Programming Model—Host Side | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor LOF-1 | Figure 7-4 | SHI Programming Model—DSP Side | 7-4 | |-------------|------------------------------------------------------|------| | Figure 7-5 | SHI I/O Shift Register (IOSR) | | | Figure 7-6 | SPI Data-To-Clock Timing Diagram | 7-8 | | Figure 7-7 | I <sup>2</sup> C Bit Transfer | | | Figure 7-8 | I <sup>2</sup> C Start and Stop Events | 7-17 | | Figure 7-9 | Acknowledgment on the I <sup>2</sup> C Bus | 7-18 | | Figure 7-10 | I <sup>2</sup> C Bus Protocol For Host Write Cycle | 7-18 | | Figure 7-11 | I <sup>2</sup> C Bus Protocol For Host Read Cycle | 7-19 | | Figure 8-1 | ESAI Block Diagram | 8-2 | | Figure 8-2 | TCCR Register | 8-8 | | Figure 8-3 | ESAI Clock Generator Functional Block Diagram | 8-9 | | Figure 8-4 | ESAI Frame Sync Generator Functional Block Diagram | 8-11 | | Figure 8-5 | TCR Register | 8-13 | | Figure 8-6 | Normal and Network Operation | 8-17 | | Figure 8-7 | Frame Length Selection | 8-20 | | Figure 8-8 | RCCR Register | 8-22 | | Figure 8-9 | RCR Register | 8-26 | | Figure 8-10 | SAICR Register | 8-32 | | Figure 8-11 | SAICR SYN Bit Operation | 8-34 | | Figure 8-12 | SAISR Register | 8-35 | | Figure 8-13 | ESAI Data Path Programming Model ([R/T]SHFD=0) | 8-38 | | Figure 8-14 | ESAI Data Path Programming Model ([R/T]SHFD=1) | 8-39 | | Figure 8-15 | TSMA Register | 8-41 | | Figure 8-16 | TSMB Register | 8-41 | | Figure 8-17 | RSMA Register | 8-42 | | Figure 8-18 | RSMB Register | 8-42 | | Figure 8-19 | PCRC Register | 8-48 | | Figure 8-20 | PRRC Register | 8-48 | | Figure 8-21 | PDRC Register | 8-49 | | Figure 9-1 | ESAI_1 Block Diagram | 9-2 | | Figure 9-2 | EMUXR Register | 9-5 | | Figure 9-3 | TCCR_1 Register | 9-6 | | Figure 9-4 | ESAI_1 Clock Generator Functional Block Diagram | 9-7 | | Figure 9-5 | ESAI_1 Frame Sync Generator Functional Block Diagram | 9-8 | | Figure 9-6 | TCR_1 Register | 9-8 | | Figure 9-7 | RCCR_1 Register | 9-9 | | Figure 9-8 | RCR_1 Register | 9-10 | | Figure 9-9 | SAICR_1 Register | | | Figure 9-10 | SAISR 1 Register | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 LOF-2 Freescale Semiconductor | Figure 9-11 | TSMA_1 Register | 9-12 | |-------------|---------------------------------------------------|-------| | Figure 9-12 | TSMB_1 Register | 9-12 | | Figure 9-13 | RSMA_1 Register | 9-13 | | Figure 9-14 | RSMB_1 Register | 9-13 | | Figure 9-15 | PCRE Register | 9-14 | | Figure 9-16 | PRRE Register | 9-14 | | Figure 9-17 | PDRE Register | 9-15 | | Figure 10-1 | Digital Audio Transmitter (DAX) Block Diagram | 10-2 | | Figure 10-2 | DAX Programming Model | | | Figure 10-3 | DAX Relative Timing | 10-8 | | Figure 10-4 | Preamble sequence | 10-9 | | Figure 10-5 | Clock Multiplexer Diagram | 10-10 | | Figure 10-6 | Examples of data organization in memory | 10-12 | | Figure 10-7 | Port D Direction Register (PRRD) | 10-13 | | Figure 10-8 | Port D Data Register (PDRD) | 10-14 | | Figure 11-1 | Timer/Event Counter Block Diagram | 11-2 | | Figure 11-2 | Timer Block Diagram | 11-3 | | Figure 11-3 | Timer Module Programmer's Model | 11-4 | | Figure 11-4 | Timer Prescaler Load Register (TPLR) | 11-5 | | Figure 11-5 | Time Prescaler Count Register (TPCR) | 11-6 | | Figure D-1 | Status Register (SR) | D-16 | | Figure D-2 | Operating Mode Register (OMR) | D-17 | | Figure D-3 | Interrupt Priority Register–Core (IPR–C) | D-18 | | Figure D-4 | Interrupt Priority Register – Peripherals (IPR–P) | D-19 | | Figure D-5 | Phase Lock Loop Control Register (PCTL) | D-20 | | Figure D-6 | Host Receive and Host Transmit Data Registers | D-21 | | Figure D-7 | Host Control and Status Registers | D-22 | | Figure D-8 | Host Base Address and Host Port Control | D-23 | | Figure D-9 | Host Interrupt Control and Interrupt Status | D-24 | | Figure D-10 | Host Interrupt Vector and Command Vector | D-25 | | Figure D-11 | Host Receive and Transmit Byte Registers | D-26 | | Figure D-12 | SHI Slave Address and Clock Control Registers | D-27 | | Figure D-13 | SHI Transmit and Receive Data Registers | D-28 | | Figure D-14 | SHI Host Control/Status Register | D-29 | | Figure D-15 | ESAI Transmit Clock Control Register | D-30 | | Figure D-16 | ESAI Transmit Control Register | D-31 | | Figure D-17 | ESAI Receive Clock Control Register | D-32 | | Figure D-18 | ESAI Receive Control Register | D-33 | | Figure D-19 | ESAI Common Control Register | D-34 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor LOF-3 | Figure D-20 | ESAI Status Register | D-35 | |-------------|-----------------------------------------------------------------|---------------| | Figure D-21 | ESAI_1 Multiplex Control Register | D-36 | | Figure D-22 | ESAI_1 Transmit Clock Control Register | D-37 | | Figure D-23 | ESAI_1 Transmit Control Register | D-38 | | Figure D-24 | ESAI_1 Receive Clock Control Register | D-39 | | Figure D-25 | ESAI_1 Receive Control Register | D-40 | | Figure D-26 | ESAI_1 Common Control Register | D <b>-4</b> 1 | | Figure D-27 | ESAI_1 Status Register | | | Figure D-28 | DAX Non-Audio Data Register | D-43 | | Figure D-29 | DAX Control and Status Registers | D-44 | | Figure D-30 | Timer Prescaler Load and Prescaler Count Registers (TPLR, TPCR) | | | Figure D-31 | Timer Control/Status Register | D-46 | | Figure D-32 | Timer Load, Compare and Count Registers | | | Figure D-33 | GPIO Port B | D-48 | | Figure D-34 | GPIO Port C | | | Figure D-35 | GPIO Port D | | | Figure D-36 | GPIO Port E | D-51 | LOF-4 Freescale Semiconductor ## **List of Tables** | Table 2-1 | DSP56364 Functional Signal Groupings | 2-1 | |------------|-------------------------------------------------------|------| | Table 2-2 | Power Inputs | | | Table 2-3 | Grounds | | | Table 2-4 | Clock and PLL Signals | 2-4 | | Table 2-5 | External Address Bus Signals | 2-5 | | Table 2-6 | External Data Bus Signals | 2-5 | | Table 2-7 | External Bus Control Signals | 2-5 | | Table 2-8 | Interrupt and Mode Control | 2-8 | | Table 2-9 | Host Interface | 2-9 | | Table 2-10 | Serial Host Interface Signals | 2-12 | | Table 2-11 | Enhanced Serial Audio Interface Signals | 2-15 | | Table 2-12 | Enhanced Serial Audio Interface_1 Signals | 2-19 | | Table 2-13 | Digital Audio Interface (DAX) Signals | | | Table 2-14 | Timer Signal | 2-22 | | Table 2-15 | JTAG/OnCE Interface | 2-22 | | Table 3-1 | Internal Memory Configurations | 3-1 | | Table 3-2 | On-chip RAM Memory Locations | 3-2 | | Table 3-3 | On-chip ROM Memory Locations | 3-2 | | Table 3-4 | Internal I/O Memory Map | 3-12 | | Table 4-1 | Operating Mode Register (OMR) | 4-2 | | Table 4-2 | DSP56366 Operating Modes | 4-4 | | Table 4-3 | DSP56366 Mode Descriptions | 4-5 | | Table 4-4 | Interrupt Priority Level Bits | 4-6 | | Table 4-5 | Interrupt Sources Priorities Within an IPL | 4-8 | | Table 4-6 | DSP56366 Interrupt Vectors | 4-10 | | Table 4-7 | DMA Request Sources | 4-12 | | Table 4-8 | Identification Register Configuration | 4-13 | | Table 4-9 | JTAG Identification Register Configuration | 4-14 | | Table 4-10 | DSP56366 BSR Bit Definition | 4-14 | | Table 6-1 | HDI08 Signal Summary | 6-3 | | Table 6-2 | Strobe Signals Support signals | 6-4 | | Table 6-3 | Host request support signals | 6-4 | | Table 6-4 | HDI08 IRQ | 6-8 | | Table 6-5 | HDM[2:0] Functionality | 6-8 | | Table 6-6 | HDR and HDDR Functionality | 6-16 | | Table 6-7 | DSP-Side Registers after Reset | 6-17 | | Table 6-8 | HDI08 Host Side Register Map | 6-19 | | Table 6-9 | TREQ RREQ Interrupt Mode (HDM[2:0]=000 or HM[1:0]=00) | 6-21 | | Table 6-10 | TREQ RREQ DMA Mode (HM1¼0 or HM0¼0) | | | Table 6-11 | HDRO | 6-21 | LOT-1 Freescale Semiconductor | Table 6-12 | Host Mode Bit Definition | 6-22 | |------------|-------------------------------------------------|-------| | Table 6-13 | INIT Command Effect | 6-23 | | Table 6-14 | Host Request Status (HREQ) | 6-25 | | Table 6-15 | Host Side Registers After Reset | 6-27 | | Table 7-1 | SHI Interrupt Vectors | 7-5 | | Table 7-2 | SHI Internal Interrupt Priorities | 7-5 | | Table 7-3 | SHI Noise Reduction Filter Mode | 7-10 | | Table 7-4 | SHI Data Size | 7-11 | | Table 7-5 | HREQ Function In SHI Slave Modes | 7-12 | | Table 7-6 | HCSR Receive Interrupt Enable Bits | 7-14 | | Table 8-1 | Receiver Clock Sources (asynchronous mode only) | 8-5 | | Table 8-2 | Transmitter Clock Sources | 8-6 | | Table 8-3 | Transmitter High Frequency Clock Divider | 8-11 | | Table 8-4 | Transmit Network Mode Selection | 8-16 | | Table 8-5 | ESAI Transmit Slot and Word Length Selection | 8-18 | | Table 8-6 | Receiver High Frequency Clock Divider | 8-24 | | Table 8-7 | SCKR Pin Definition Table | 8-25 | | Table 8-8 | FSR Pin Definition Table | 8-25 | | Table 8-9 | HCKR Pin Definition Table | 8-26 | | Table 8-10 | ESAI Receive Network Mode Selection | 8-28 | | Table 8-11 | ESAI Receive Slot and Word Length Selection | 8-29 | | Table 8-12 | PCRC and PRRC Bits Functionality | 8-48 | | Table 9-1 | EMUXR ESA/ESAI_1 Pin Selection | 9-5 | | Table 9-2 | Transmitter Clock Sources | 9-6 | | Table 9-3 | Receiver Clock Sources (asynchronous mode only) | 9-9 | | Table 9-4 | PCRE and PRRE Bits Functionality | 9-14 | | Table 10-1 | DAX Interrupt Vectors | 10-4 | | Table 10-2 | DAX Interrupt Priority | 10-4 | | Table 10-3 | Clock Source Selection | 10-7 | | Table 10-4 | Preamble Bit Patterns | 10-9 | | Table 10-5 | Examples of DMA configuration | 10-11 | | Table 10-6 | DAX Port GPIO Control Register Functionality | 10-13 | | Table 11-1 | Prescaler Source Selection | | | Table 11-2 | Timer Control Bits for Timer 0 | 11-8 | | Table 11-3 | Timer Control Bits for Timers 1 and 2 | 11-8 | | Table 11-4 | Inverter (INV) Bit Operation | 11-9 | | Table D-1 | Internal I/O Memory Map | D-2 | | Table D-2 | DSP56366 Interrupt Vectors | D-8 | | Table D-3 | Interrupt Sources Priorities Within an IPL | D-10 | | Table D-4 | HDI08 Programming Model | D-12 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 LOT-2 Freescale Semiconductor ## **Preface** This manual describes the DSP56366 24-bit digital signal processor (DSP), its memory, operating modes, and peripheral modules. The DSP56366 is a member of the DSP56300 family of programmable CMOS DSPs. Changes in core functionality specific to the DSP56366 are also described in this manual. The DSP56366 is targeted to applications that require digital audio compression and decompression, sound field processing, acoustic equalization, and other digital audio algorithms. This manual is intended to be used with the following publications: - The *DSP56300 Family Manual (DSP56300FM)*, which describes the CPU, core programming models, and instruction set details. - The *DSP56366 Technical Data Sheet (DSP56366)*, which provides electrical specifications, timing, pinout, and packaging descriptions of the DSP56366. These documents, as well as Freescale's DSP development tools, can be obtained through a local Freescale Semiconductor Sales Office or authorized distributor. To receive the latest information on this DSP, access the Freescale DSP home page at the address given on the back cover of this document. This manual contains the following sections and appendices. #### SECTION 1—DSP56366 OVERVIEW • Provides a brief description of the DSP56366, including a features list and block diagram. Lists related documentation needed to use this chip and describes the organization of this manual. ### SECTION 2—SIGNAL/CONNECTION DESCRIPTIONS • Describes the signals on the DSP56366 pins and how these signals are grouped into interfaces. #### **SECTION 3—MEMORY CONFIGURATION** • Describes the DSP56366 memory spaces, RAM and ROM configuration, memory configurations and their bit settings, and memory maps. ## **SECTION 4—CORE CONFIGURATION** • Describes the registers used to configure the DSP56300 core when programming the DSP56366, in particular the interrupt vector locations and the operation of the interrupt priority registers. Explains the operating modes and how they affect the processor's program and data memories. ## SECTION 5—GENERAL PURPOSE INPUT/OUTPUT (GPIO) • Describes the DSP56366 GPIO capability and the programming model for the GPIO signals (operation, registers, and control). Freescale Semiconductor ## **SECTION 6— HOST INTERFACE (HDI08)** • Describes the HDI08 parallel host interface. ## **SECTION 7—SERIAL HOST INTERFACE (SHI)** Describes the serial input/output interface providing a path for communication and program/coefficient data transfers between the DSP and an external host processor. The SHI can also communicate with other serial peripheral devices. ## SECTION 8—ENHANCED SERIAL AUDIO INTERFACE (ESAI) Describes one of the full-duplex serial port for serial communication with a variety of serial devices. ## SECTION 9—ENHANCED SERIAL AUDIO INTERFACE 1 (ESAI\_1) Describes the second full-duplex serial port for serial communication with a variety of serial devices ## SECTION 10—DIGITAL AUDIO TRANSMITTER (DAX) • Describes the full-duplex serial port for serial communication with a variety of serial devices. ## **SECTION 11—TRIPLE TIMER MODULE (TEC)** #### APPENDIX A—BOOTSTRAP PROGRAM • Lists the bootstrap code used for the DSP56366. ### **APPENDIX B—EQUATES** • Lists equates for the DSP56366. ### APPENDIX C-JTAG/BSDL LISTING • Provides the BSDL listing for the DSP56366. #### APPENDIX D—PROGRAMMING REFERENCE Lists peripheral addresses, interrupt addresses, and interrupt priorities for the DSP56366. Contains programming sheets listing the contents of the major DSP56366 registers for programmer reference ## **Manual Conventions** The following conventions are used in this manual: - Bits within registers are always listed from most significant bit (MSB) to least significant bit (LSB). - When several related bits are discussed, they are referenced as AA[n:m], where n>m. For purposes of description, the bits are presented as if they are contiguous within a register. However, this is not always the case. Refer to the programming model diagrams or to the programmer's sheets to see the exact location of bits within a register. - When a bit is described as "set", its value is 1. When a bit is described as "cleared", its value is 0. • The word "assert" means that a high true (active high) signal is pulled high to $V_{CC}$ or that a low true (active low) signal is pulled low to ground. The word "deassert" means that a high true signal is pulled low to ground or that a low true signal is pulled high to $V_{CC}$ . | Signal/Symbol | Logic State | Signal State | Voltage | |------------------|-------------|--------------|------------------------------| | PIN <sup>1</sup> | True | Asserted | Ground <sup>2</sup> | | PIN | False | Deasserted | V <sub>CC</sub> <sup>3</sup> | | PIN | True | Asserted | V <sub>CC</sub> | | PIN | False | Deasserted | Ground | <sup>&</sup>lt;sup>1</sup> PIN is a generic term for any pin on the chip. - Pins or signals that are asserted low (made active when pulled to ground) - In text, have an overbar (e.g., RESET is asserted low). - In code examples, have a tilde in front of their names. In example below, line 3 refers to the $\overline{SS0}$ pin (shown as ~SS0). - Sets of pins or signals are indicated by the first and last pins or signals in the set (e.g., HA1–HA8). - Code examples are displayed in a monospaced font, as shown below: ## **Example Sample Code Listing** | BFSET | #\$0007,X:PCC Configure: | line 1 | |-------|-------------------------------------|--------| | | ; MISOO, MOSIO, SCKO for SPI master | line 2 | | | ; ~SSO as PC3 for GPIO | line 3 | - Hex values are indicated with a dollar sign (\$) preceding the hex value, as follows: \$FFFFFF is the X memory address for the core interrupt priority register (IPR-C). - The word "reset" is used in four different contexts in this manual: - the reset signal, written as "RESET," - the reset instruction, written as "RESET," - the reset operating state, written as "Reset," and - the reset function, written as "reset." Freescale Semiconductor iii Ground is an acceptable low voltage level. See the appropriate data sheet for the range of acceptable low voltage levels (typically a TTL logic low). <sup>&</sup>lt;sup>3</sup> V<sub>CC</sub> is an acceptable high voltage level. See the appropriate data sheet for the range of acceptable high voltage levels (typically a TTL logic high). ## **NOTES** ## 1 DSP56366 Overview ## 1.1 Introduction This manual describes the DSP56366 24-bit digital signal processor (DSP), its memory, operating modes, and peripheral modules. The DSP56366 is a member of the DSP56300 family of programmable CMOS DSPs. The DSP56366 is targeted to applications that require digital audio compression/decompression, sound field processing, acoustic equalization and other digital audio algorithms. Changes in core functionality specific to the DSP56366 are also described in this manual. See Figure 1-1 for the block diagram of the DSP56366. Figure 1-1 DSP56366 Block Diagram DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor ## **DSP56300 Core Description** ## 1.2 DSP56300 Core Description The DSP56366 uses the DSP56300 core, a high-performance, single clock cycle per instruction engine that provides up to twice the performance of Freescale's popular DSP56000 core family while retaining code compatibility with it. The DSP56300 core family offers a new level of performance in speed and power, provided by its rich instruction set and low power dissipation, thus enabling a new generation of wireless, telecommunications, and multimedia products. For a description of the DSP56300 core, see Section 1.4, "DSP56300 Core Functional Blocks". Significant architectural enhancements to the DSP56300 core family include a barrel shifter, 24-bit addressing, an instruction cache, and direct memory access (DMA). The DSP56300 core family members contain the DSP56300 core and additional modules. The modules are chosen from a library of standard predesigned elements such as memories and peripherals. New modules may be added to the library to meet customer specifications. A standard interface between the DSP56300 core and the on-chip memory and peripherals supports a wide variety of memory and peripheral configurations. Refer to Section 3, "Memory Configuration". Core features are described fully in the *DSP56300 Family Manual*. Pinout, memory, and peripheral features are described in this manual. - DSP56300 modular chassis - 120 Million Instructions Per Second (MIPS) with an 120 MHz clock at 3.3V. - Object Code Compatible with the 56K core. - Data ALU with a $24 \times 24$ bit multiplier-accumulator and a 56-bit barrel shifter. 16-bit arithmetic support. - Program Control with position independent code support and instruction cache support. - Six-channel DMA controller. - PLL based clocking with a wide range of frequency multiplications (1 to 4096), predivider factors (1 to 16) and power saving clock divider (2<sup>i</sup>: i=0 to 7). Reduces clock noise. - Internal address tracing support and OnCE™ for Hardware/Software debugging. - JTAG port. - Very low-power CMOS design, fully static design with operating frequencies down to DC. - STOP and WAIT low-power standby modes. - On-chip Memory Configuration - $7K \times 24$ Bit Y-Data RAM and $8K \times 24$ Bit Y-Data ROM. - $13K \times 24$ Bit X-Data RAM and $32K \times 24$ Bit X-Data ROM. - $-40K \times 24$ Bit Program ROM. - $3K \times 24$ Bit Program RAM and $192 \times 24$ Bit Bootstrap ROM. 1K of Program RAM may be used as Instruction Cache or for Program ROM patching. - $2K \times 24$ Bit from Y Data RAM and $5K \times 24$ Bit from X Data RAM can be switched to Program RAM resulting in up to $10K \times 24$ Bit of Program RAM. - Off-chip memory expansion - External Memory Expansion Port. - Off-chip expansion up to two $16M \times 24$ -bit word of Data memory. - Off-chip expansion up to $16M \times 24$ -bit word of Program memory. - Simultaneous glueless interface to SRAM and DRAM. - Peripheral modules - Serial Audio Interface (ESAI): up to 4 receivers and up to 6 transmitters, master or slave. I<sup>2</sup>S, Sony, AC97, network and other programmable protocols. - Serial Audio Interface I (ESAI\_1): up to 4 receivers and up to 6 transmitters, master or slave. I<sup>2</sup>S, Sony, AC97, network and other programmable protocols The ESAI\_1 shares four of the data pins with ESAI, and ESAI\_1 does NOT support HCKR and HCKT (high frequency clocks) - Serial Host Interface (SHI): SPI and I<sup>2</sup>C protocols, multi master capability, 10-word receive FIFO, support for 8, 16 and 24-bit words. - Byte-wide parallel Host Interface (HDI08) with DMA support. - Triple Timer module (TEC). - Digital Audio Transmitter (DAX): 1 serial transmitter capable of supporting the SPDIF, IEC958, CP-340 and AES/EBU digital audio formats. - Pins of unused peripherals (except SHI) may be programmed as GPIO lines. - 144-pin plastic TQFP package. ## 1.3 DSP56366 Audio Processor Architecture This section defines the DSP56366 audio processor architecture. The audio processor is composed of the following units: - The DSP56300 core is composed of the Data ALU, Address Generation Unit, Program Controller, Instruction-Cache Controller, DMA Controller, PLL-based clock oscillator, Memory Module Interface, Peripheral Module Interface and the On-Chip Emulator (OnCE). The DSP56300 core is described in the document DSP56300 24-Bit Digital Signal Processor Family Manual, Freescale publication DSP56300FM. - Memory modules. - Peripheral modules. The peripheral modules are defined in the following sections. Memory sizes in the block diagram are defaults. Memory may be differently partitioned, according to the memory mode of the chip. See Section 1.4.8, "On-Chip Memory" for more details about memory size. ## 1.4 DSP56300 Core Functional Blocks The DSP56300 core provides the following functional blocks: - Data arithmetic logic unit (Data ALU) - Address generation unit (AGU) - Program control unit (PCU) - Bus interface unit (BIU) - DMA controller (with six channels) DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 1-3 #### **DSP56300 Core Functional Blocks** - Instruction cache controller - PLL-based clock oscillator - OnCE module - JTAG TAP - Memory In addition, the DSP56366 provides a set of on-chip peripherals, described in Section 1.5, "Peripheral Overview". ## 1.4.1 Data ALU The Data ALU performs all the arithmetic and logical operations on data operands in the DSP56300 core. The components of the Data ALU are as follows: - Fully pipelined 24-bit × 24-bit parallel multiplier-accumulator (MAC) - Bit field unit, comprising a 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing) - Conditional ALU instructions - 24-bit or 16-bit arithmetic support under software control - Four 24-bit input general purpose registers: X1, X0, Y1, and Y0 - Six Data ALU registers (A2, A1, A0, B2, B1, and B0) that are concatenated into two general purpose, 56-bit accumulators (A and B), accumulator shifters - Two data bus shifter/limiter circuits ## 1.4.1.1 Data ALU Registers The Data ALU registers can be read or written over the X memory data bus (XDB) and the Y memory data bus (YDB) as 24- or 48-bit operands (or as 16- or 32-bit operands in 16-bit arithmetic mode). The source operands for the Data ALU, which can be 24, 48, or 56 bits (16, 32, or 40 bits in 16-bit arithmetic mode), always originate from Data ALU registers. The results of all Data ALU operations are stored in an accumulator. All the Data ALU operations are performed in two clock cycles in pipeline fashion so that a new instruction can be initiated in every clock, yielding an effective execution rate of one instruction per clock cycle. The destination of every arithmetic operation can be used as a source operand for the immediately following arithmetic operation without a time penalty (i.e., without a pipeline stall). ## 1.4.1.2 Multiplier-Accumulator (MAC) The MAC unit comprises the main arithmetic processing unit of the DSP56300 core and performs all of the calculations on data operands. In the case of arithmetic instructions, the unit accepts as many as three input operands and outputs one 56-bit result of the following form- Extension:Most Significant Product:Least Significant Product (EXT:MSP:LSP). The multiplier executes 24-bit × 24-bit, parallel, fractional multiplies, between two's-complement signed, unsigned, or mixed operands. The 48-bit product is right-justified and added to the 56-bit contents of either 1-4 Freescale Semiconductor the A or B accumulator. A 56-bit result can be stored as a 24-bit operand. The LSP can either be truncated or rounded into the MSP. Rounding is performed if specified. ## 1.4.2 Address Generation Unit (AGU) The AGU performs the effective address calculations using integer arithmetic necessary to address data operands in memory and contains the registers used to generate the addresses. It implements four types of arithmetic: linear, modulo, multiple wrap-around modulo, and reverse-carry. The AGU operates in parallel with other chip resources to minimize address-generation overhead. The AGU is divided into two halves, each with its own Address ALU. Each Address ALU has four sets of register triplets, and each register triplet is composed of an address register, an offset register, and a modifier register. The two Address ALUs are identical. Each contains a 24-bit full adder (called an offset adder). A second full adder (called a modulo adder) adds the summed result of the first full adder to a modulo value that is stored in its respective modifier register. A third full adder (called a reverse-carry adder) is also provided. The offset adder and the reverse-carry adder are in parallel and share common inputs. The only difference between them is that the carry propagates in opposite directions. Test logic determines which of the three summed results of the full adders is output. Each Address ALU can update one address register from its respective address register file during one instruction cycle. The contents of the associated modifier register specifies the type of arithmetic to be used in the address register update calculation. The modifier value is decoded in the Address ALU. ## 1.4.3 Program Control Unit (PCU) The PCU performs instruction prefetch, instruction decoding, hardware DO loop control, and exception processing. The PCU implements a seven-stage pipeline and controls the different processing states of the DSP56300 core. The PCU consists of the following three hardware blocks: - Program decode controller (PDC) - Program address generator (PAG) - Program interrupt controller (PIC) The PDC decodes the 24-bit instruction loaded into the instruction latch and generates all signals necessary for pipeline control. The PAG contains all the hardware needed for program address generation, system stack, and loop control. The PIC arbitrates among all interrupt requests (internal interrupts, as well as the five external requests: $\overline{IRQA}$ , $\overline{IRQB}$ , $\overline{IRQC}$ , $\overline{IRQD}$ , and $\overline{NMI}$ ), and generates the appropriate interrupt vector address. PCU features include the following: - Position independent code support - Addressing modes optimized for DSP applications (including immediate offsets) - On-chip instruction cache controller - On-chip memory-expandable hardware stack DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 1-5 #### **DSP56300 Core Functional Blocks** - Nested hardware DO loops - Fast auto-return interrupts The PCU implements its functions using the following registers: - PC—program counter register - SR—Status register - LA—loop address register - LC—loop counter register - VBA—vector base address register - SZ—stack size register - SP—stack pointer - OMR—operating mode register - SC—stack counter register The PCU also includes a hardware system stack (SS). ## 1.4.4 Internal Buses To provide data exchange between blocks, the following buses are implemented: - Peripheral input/output expansion bus (PIO\_EB) to peripherals - Program memory expansion bus (PM\_EB) to program memory - X memory expansion bus (XM\_EB) to X memory - Y memory expansion bus (YM EB) to Y memory - Global data bus (GDB) between registers in the DMA, AGU, OnCE, PLL, BIU, and PCU as well as the memory-mapped registers in the peripherals - DMA data bus (DDB) for carrying DMA data between memories and/or peripherals - DMA address bus (DAB) for carrying DMA addresses to memories and peripherals - Program Data Bus (PDB) for carrying program data throughout the core - X memory Data Bus (XDB) for carrying X data throughout the core - Y memory Data Bus (YDB) for carrying Y data throughout the core - Program address bus (PAB) for carrying program memory addresses throughout the core - X memory address bus (XAB) for carrying X memory addresses throughout the core - Y memory address bus (YAB) for carrying Y memory addresses throughout the core All internal buses on the DSP56300 family members are 24-bit buses. See Figure 1-1. ## 1.4.5 Direct Memory Access (DMA) The DMA block has the following features: - Six DMA channels supporting internal and external accesses - One-, two-, and three-dimensional transfers (including circular buffering) DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 - End-of-block-transfer interrupts - Triggering from interrupt lines and all peripherals #### 1.4.6 PLL-based Clock Oscillator The clock generator in the DSP56300 core is composed of two main blocks: the PLL, which performs clock input division, frequency multiplication, and skew elimination; and the clock generator (CLKGEN), which performs low-power division and clock pulse generation. PLL-based clocking: - Allows change of low-power divide factor (DF) without loss of lock - Provides output clock with skew elimination - Provides a wide range of frequency multiplications (1 to 4096), predivider factors (1 to 16), and a power-saving clock divider $(2^1: i = 0 \text{ to } 7)$ to reduce clock noise The PLL allows the processor to operate at a high internal clock frequency using a low frequency clock input. This feature offers two immediate benefits: - A lower frequency clock input reduces the overall electromagnetic interference generated by a system. - The ability to oscillate at different frequencies reduces costs by eliminating the need to add additional oscillators to a system. #### 1.4.7 JTAG TAP and OnCE Module The DSP56300 core provides a dedicated user-accessible TAP fully compatible with the IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture. Problems associated with testing high-density circuit boards led to developing this standard under the sponsorship of the Test Technology Committee of IEEE and JTAG. The DSP56300 core implementation supports circuit-board test strategies based on this standard. The test logic includes a TAP consisting of four dedicated signals, a 16-state controller, and three test data registers. A boundary scan register links all device signals into a single shift register. The test logic, implemented utilizing static logic design, is independent of the device system logic. More information on the JTAG port is provided in DSP56300 Family Manual, JTAG Port. The OnCE module provides a nonintrusive means of interacting with the DSP56300 core and its peripherals so a user can examine registers, memory, or on-chip peripherals. This facilitates hardware and software development on the DSP56300 core processor. OnCE module functions are provided through the JTAG TAP signals. More information on the OnCE module is provided in DSP56300 Family Manual, On-Chip Emulation Module. #### **On-Chip Memory** 1.4.8 The memory space of the DSP56300 core is partitioned into program memory space, X data memory space, and Y data memory space. The data memory space is divided into X and Y data memory in order to work with the two Address ALUs and to feed two operands simultaneously to the Data DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 1-7 Freescale Semiconductor #### **Peripheral Overview** ALU. Memory space includes internal RAM and ROM and can be expanded off-chip under software control. There is an instruction cache, made using program RAM. The patch mode (which uses instruction cache space) is used to patch program ROM. The memory switch mode is used to increase the size of program RAM as needed (switch from X data RAM and/or Y data RAM). There are on-chip ROMs for program memory ( $40K \times 24$ -bit), bootstrap memory ( $192 \text{ words} \times 24$ -bit), X ROM ( $32K \times 24$ -bit), and Y ROM( $8K \times 24$ -bit). More information on the internal memory is provided in Section 3, "Memory Configuration". ## 1.4.9 Off-Chip Memory Expansion Memory can be expanded off-chip as follows: - Data memory can be expanded to two 16 M × 24-bit word memory spaces in 24-bit address mode (64K in 16-bit address mode). - Program memory can be expanded to one 16 M × 24-bit word memory space in 24-bit address mode (64K in 16-bit address mode). Other features of external memory expansion include the following: - External memory expansion port - Chip-select logic glueless interface to static random access memory (SRAM) - On-chip dynamic RAM (DRAM) controller for glueless interface to DRAM - Eighteen external address lines ## 1.5 Peripheral Overview The DSP56366 is designed to perform a wide variety of fixed-point digital signal processing functions. In addition to the core features previously discussed, the DSP56366 provides the following peripherals: - 8-bit parallel host interface (HDI08, with DMA support) to external hosts - As many as 37 user-configurable general purpose input/output (GPIO) signals - Timer/event counter (TEC) module, containing three independent timers - Memory switch mode in on-chip memory - Four external interrupt/mode control lines and one external non-maskable interrupt line - Enhanced serial audio interface (ESAI) with up to four receivers and up to six transmitters, master or slave, using the I<sup>2</sup>S, Sony, AC97, network, and other programmable protocols - A second enhanced serial audio interface (ESAI 1) with 6 dedicated pins. - Serial host interface (SHI) using SPI and I<sup>2</sup>C protocols, with multi-master capability, 10-word receive FIFO, and support for 8-, 16-, and 24-bit words - Digital audio transmitter (DAX): a serial transmitter capable of supporting the SPDIF, IEC958, CP-340, and AES/EBU digital audio formats ## 1.5.1 Host Interface (HDI08) The host interface (HDI08) is a byte-wide, full-duplex, double-buffered, parallel port that can be connected directly to the data bus of a host processor. The HDI08 supports a variety of buses and provides glueless connection with a number of industry-standard DSPs, microcomputers, microprocessors, and DMA hardware. The DSP core treats the HDI08 as a memory-mapped peripheral, using either standard polled or interrupt programming techniques. Separate transmit and receive data registers are double-buffered to allow the DSP and host processor to efficiently transfer data at high speed. Memory mapping allows DSP core communication with the HDI08 registers to be accomplished using standard instructions and addressing modes. Since the host bus may operate asynchronously with the DSP core clock, the HDI08 registers are divided into 2 banks. The "host side" bank is accessible to the external host, and the "DSP side" bank is accessible to the DSP core. The HDI08 supports the following three classes of interfaces: - Host processor/MCU connection - DMA controller - GPIO port Host port pins not in use may be configured as GPIO pins. The host interface provides up to 16 GPIO pins. These pins can be programmed to function as either GPIO or host interface. For more information on the HDI08, see Section 6, Host Interface (HDI08). ## 1.5.2 General Purpose Input/Output (GPIO) The GPIO port consists of as many as 37 programmable signals, all of which are also used by the peripherals (HDI08, ESAI, ESAI\_1, DAX, and TEC). There are no dedicated GPIO signals. The signals are configured as GPIO after hardware reset. Register programming techniques for all GPIO functionality among these interfaces are very similar. ## 1.5.3 Triple Timer (TEC) This section describes a peripheral module composed of a common 21-bit prescaler and three independent and identical general purpose 24-bit timer/event counters, each one having its own register set. Each timer can use internal or external clocking and can interrupt the DSP after a specified number of events (clocks). Timer 0 can signal an external device after counting internal events. Each timer can also be used to trigger DMA transfers after a specified number of events (clocks) occurred. One timer (Timer 0) connects to the external world through one bidirectional pin TIO0. When TIO0 is configured as input, the timer functions as an external event counter or can measure external pulse width/signal period. When TIO0 is used as output the timer is functioning as either a timer, a watchdog or a Pulse Width Modulator. When the TIO0 pin is not used by the timer it can be used as a General Purpose Input/Output Pin. Refer to Section 11, "Timer/ Event Counter". #### **Peripheral Overview** ## 1.5.4 Enhanced Serial Audio Interface (ESAI) The ESAI provides a full-duplex serial port for serial communication with a variety of serial devices including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Freescale SPI serial protocol. The ESAI consists of independent transmitter and receiver sections, each with its own clock generator. It is a superset of the DSP56300 family ESSI peripheral and of the DSP56000 family SAI peripheral. For more information on the ESAI, refer to Section 8, "Enhanced Serial AUDIO Interface (ESAI)". ## 1.5.5 Enhanced Serial Audio Interface 1 (ESAI\_1) The ESAI\_1 is a second ESAI interface with just 6 dedicated pins instead of the 12 pins of the full ESAI. Four data pins are shared with the ESAI, while the two high frequency clock pins are not available. Other than the available pins, ESAI\_1 is functionally identical to ESAI. For more information on the ESAI\_1, refer to Section 9, "Enhanced Serial Audio Interface 1 (ESAI\_1)". ## 1.5.6 Serial Host Interface (SHI) The SHI is a serial input/output interface providing a path for communication and program/coefficient data transfers between the DSP and an external host processor. The SHI can also communicate with other serial peripheral devices. The SHI can interface directly to either of two well-known and widely used synchronous serial buses: the Freescale serial peripheral interface (SPI) bus and the Philips inter-integrated-circuit control (I<sup>2</sup>C) bus. The SHI supports either the SPI or I<sup>2</sup>C bus protocol, as required, from a slave or a single-master device. To minimize DSP overhead, the SHI supports single-, double-, and triple-byte data transfers. The SHI has a 10-word receive FIFO that permits receiving up to 30 bytes before generating a receive interrupt, reducing the overhead for data reception. For more information on the SHI, refer to Section 7, "Serial Host Interface". ## 1.5.7 Digital Audio Transmitter (DAX) The DAX is a serial audio interface module that outputs digital audio data in the AES/EBU, CP-340 and IEC958 formats. For more information on the DAX, refer to Section 10, "Digital Audio Transmitter". 1-10 Freescale Semiconductor ## 2 Signal/Connection Descriptions ## 2.1 Signal Groupings The input and output signals of the DSP56364 are organized into functional groups, which are listed in Table 2-1 and illustrated in Figure 2-1. The DSP56364 is operated from a 3.3 V supply; however, some of the inputs can tolerate 5 V. A special notice for this feature is added to the signal descriptions of those inputs. Table 2-1 DSP56364 Functional Signal Groupings | Functional Group | | Number of<br>Signals | Detailed<br>Description | |---------------------------------|---------------------|----------------------|-------------------------| | Power (V <sub>CC</sub> ) | | 20 | Table 2-2 | | Ground (GND) | | 18 | Table 2-3 | | Clock and PLL | | 3 | Table 2-4 | | Address bus | Port A <sup>1</sup> | 18 | Table 2-5 | | Data bus | Port A. | 24 | Table 2-6 | | Bus control | | 10 | Table 2-7 | | Interrupt and mode control | | 5 | Table 2-8 | | HDI08 | Port B <sup>2</sup> | 16 | Table 2-9 | | SHI | | 5 | Table 2-10 | | ESAI | Port C <sup>3</sup> | 12 | Table 2-11 | | ESAI_1 | Port E <sup>4</sup> | 6 | Table 2-12 | | Digital audio transmitter (DAX) | Port D <sup>5</sup> | 2 | Table 2-13 | | Timer | | 1 | Table 2-14 | | JTAG/OnCE Port | | 4 | Table 2-15 | <sup>&</sup>lt;sup>1</sup> Port A is the external memory interface port, including the external address bus, data bus, and control signals. Freescale Semiconductor 2-1 <sup>&</sup>lt;sup>2</sup> Port B signals are the GPIO port signals which are multiplexed with the HDI08 signals. <sup>&</sup>lt;sup>3</sup> Port C signals are the GPIO port signals which are multiplexed with the ESAI signals. <sup>&</sup>lt;sup>4</sup> Port E signals are the GPIO port signals which are multiplexed with the ESAI\_1 signals. <sup>&</sup>lt;sup>5</sup> Port D signals are the GPIO port signals which are multiplexed with the DAX signals. #### Signal Groupings Figure 2-1 Signals Identified by Functional Group 2-2 Freescale Semiconductor #### 2.2 **Power** **Table 2-2 Power Inputs** | Power Name | Description | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCP</sub> | <b>PLL Power</b> — $V_{CCP}$ is $V_{CC}$ dedicated for PLL use. The voltage should be well-regulated and the input should be provided with an extremely low impedance path to the $V_{CC}$ power rail. There is one $V_{CCP}$ input. | | V <sub>CCQL</sub> (4) | Quiet Core (Low) Power — V <sub>CCQL</sub> is an isolated power for the internal processing logic. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are four V <sub>CCQL</sub> inputs. | | V <sub>CCQH</sub> (3) | <b>Quiet External (High) Power</b> — V <sub>CCQH</sub> is a quiet power source for I/O lines. This input must be tied externally to all other chip power inputs. The user must provide adequate decoupling capacitors. There are three V <sub>CCQH</sub> inputs. | | V <sub>CCA</sub> (3) | $\label{eq:AddressBusPower} \textbf{Address Bus Power} - \textbf{V}_{CCA} \text{ is an isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are three \textbf{V}_{CCA} inputs.$ | | V <sub>CCD</sub> (4) | | | V <sub>CCC</sub> (2) | <b>Bus Control Power</b> — V <sub>CCC</sub> is an isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are two V <sub>CCC</sub> inputs. | | V <sub>CCH</sub> | $\label{eq:host_power} \textbf{Host Power} - V_{CCH} \text{ is an isolated power for the HDI08 I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There is one V_{CCH} input.$ | | V <sub>CCS</sub> (2) | SHI, ESAI, ESAI_1, DAX and Timer Power — V <sub>CCS</sub> is an isolated power for the SHI, ESAI, ESAI_1, DAX and Timer. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are two V <sub>CCS</sub> inputs. | ## 2.3 Ground Table 2-3 Grounds | Ground Name | Description | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND <sub>P</sub> | <b>PLL Ground</b> — GND <sub>P</sub> is a ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. $V_{CCP}$ should be bypassed to GND <sub>P</sub> by a 0.47 $\mu$ F capacitor located as close as possible to the chip package. There is one GND <sub>P</sub> connection. | | GND <sub>Q</sub> (4) | | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 2-3 Freescale Semiconductor #### **Clock and PLL** Table 2-3 Grounds (continued) | Ground Name | Description | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND <sub>A</sub> (4) | <b>Address Bus Ground</b> — GND <sub>A</sub> is an isolated ground for sections of the address bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four GND <sub>A</sub> connections. | | GND <sub>D</sub> (4) | <b>Data Bus Ground</b> — GND <sub>D</sub> is an isolated ground for sections of the data bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four GND <sub>D</sub> connections. | | GND <sub>C</sub> (2) | | | GND <sub>H</sub> | <b>Host Ground</b> — GND <sub>h</sub> is an isolated ground for the HD08 I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There is one GND <sub>H</sub> connection. | | GND <sub>S</sub> (2) | SHI, ESAI, ESAI_1, DAX and Timer Ground — GND <sub>S</sub> is an isolated ground for the SHI, ESAI, ESAI_1, DAX and Timer. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are two GND <sub>S</sub> connections. | ## 2.4 Clock and PLL Table 2-4 Clock and PLL Signals | Signal<br>Name | Туре | State during<br>Reset | Signal Description | |----------------|-------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTAL | Input | Input | External Clock Input — An external clock source must be connected to EXTAL in order to supply the clock to the internal clock generator and PLL. This input cannot tolerate 5 V. | | PCAP | Input | Input | $ \begin{array}{c} \textbf{PLL Capacitor} - \text{PCAP is an input connecting an off-chip capacitor to the PLL} \\ \text{filter. Connect one capacitor terminal to PCAP and the other terminal to $V_{CCP}$} \\ \text{If the PLL is not used, PCAP may be tied to $V_{CC}$, GND, or left floating.} \\ \end{array} $ | | PINIT/NMI | Input | Input | PLL Initial/Nonmaskable Interrupt — During assertion of RESET, the value of PINIT/NMI is written into the PLL Enable (PEN) bit of the PLL control register, determining whether the PLL is enabled or disabled. After RESET de assertion and during normal instruction processing, the PINIT/NMI Schmitt-trigger input is a negative-edge-triggered nonmaskable interrupt (NMI) request internally synchronized to internal system clock. This input cannot tolerate 5 V. | 2-4 Freescale Semiconductor ## 2.5 External Memory Expansion Port (Port A) When the DSP56364 enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant port A signals: A0 - A17, D0 - D23, $AA0/\overline{RAS0} - AA2/\overline{RAS2}$ , $\overline{RD}$ , $\overline{WR}$ , $\overline{BB}$ , $\overline{CAS}$ . ## 2.5.1 External Address Bus Table 2-5 External Address Bus Signals | Signa | l Name | Туре | State during<br>Reset | Signal Description | |-------|--------|--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0- | -A17 | Output | Tri-stated | Address Bus — When the DSP is the bus master, A0 – A17 are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A0 – A17 do not change state when external memory spaces are not being accessed. | ## 2.5.2 External Data Bus Table 2-6 External Data Bus Signals | Signal Name | Туре | State during Reset | Signal Description | |-------------|--------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0-D23 | Input/Output | Tri-stated | Data Bus — When the DSP is the bus master, D0 – D23 are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D0 – D23 are tri-stated. | ## 2.5.3 External Bus Control Table 2-7 External Bus Control Signals | Signal Name | Туре | State during<br>Reset | Signal Description | |------------------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AA0-AA2/RAS0<br>- RAS2 | Output | Tri-stated | Address Attribute or Row Address Strobe — When defined as AA, these signals can be used as chip selects or additional address lines. When defined as $\overline{RAS}$ , these signals can be used as $\overline{RAS}$ for DRAM interface. These signals are tri-statable outputs with programmable polarity. | | CAS | Output | Tri-stated | Column Address Strobe — When the DSP is the bus master, $\overline{\text{CAS}}$ is an active-low output used by DRAM to strobe the column address. Otherwise, if the bus mastership enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated. | | RD | Output | Tri-stated | <b>Read Enable</b> — When the DSP is the bus master, $\overline{\text{RD}}$ is an active-low output that is asserted to read external memory on the data bus (D0-D23). Otherwise, $\overline{\text{RD}}$ is tri-stated. | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## **External Memory Expansion Port (Port A)** Table 2-7 External Bus Control Signals (continued) | Signal Name | Туре | State during<br>Reset | Signal Description | |-------------|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WR | Output | Tri-stated | <b>Write Enable</b> — When the DSP is the bus master, $\overline{WR}$ is an active-low output that is asserted to write external memory on the data bus (D0-D23). Otherwise, $\overline{WR}$ is tri-stated. | | TA | Input | Ignored Input | Transfer Acknowledge — If the DSP is the bus master and there is no external bus activity, or the DSP is not the bus master, the TA input is ignored. The TA input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2infinity) may be added to the wait states inserted by the BCR by keeping TA deasserted. In typical operation, TA is deasserted at the start of a bus cycle, is asserted to enable completion of the bus cycle, and is deasserted before the next bus cycle. The current bus cycle completes one clock period after TA is asserted synchronous to the internal system clock. The number of wait states is determined by the TA input or by the bus control register (BCR), whichever is longer. The BCR can be used to set the minimum number of wait states in external bus cycles. In order to use the TA functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by TA deassertion, otherwise improper operation may result. TA can operate synchronously or asynchronously, depending on the setting of the TAS bit in the operating mode register (OMR). TA functionality may not be used while performing DRAM type accesses, otherwise improper operation may result. | | BR | Output | Output<br>(deasserted) | <b>Bus Request</b> — $\overline{BR}$ is an active-low output, never tri-stated. $\overline{BR}$ is asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ may be asserted or deasserted independent of whether the DSP56364 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56364 is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The bus request hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is only affected by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. | 2-6 Freescale Semiconductor Table 2-7 External Bus Control Signals (continued) | Signal Name | Туре | State during<br>Reset | Signal Description | |-------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BG | Input | Ignored Input | | | BB | Input/<br>Output | Input | <b>Bus Busy</b> — $\overline{BB}$ is a bidirectional active-low input/output. $\overline{BB}$ indicates that the bus is active. Only after $\overline{BB}$ is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master may keep $\overline{BB}$ asserted after ceasing bus activity regardless of whether $\overline{BR}$ is asserted or deasserted. This is called "bus parking" and allows the current bus master to reuse the bus without rearbitration until another device requires the bus. The deassertion of $\overline{BB}$ is done by an "active pull-up" method (i.e., $\overline{BB}$ is driven high and then released and held high by an external pull-up resistor). For proper $\overline{BB}$ operation, the asynchronous bus arbitration enable bit (ABE) in the OMR register must be set. | ## 2.6 Interrupt and Mode Control The interrupt and mode control signals select the chip's operating mode as it comes out of hardware reset. After RESET is deasserted, these inputs are hardware interrupt request lines. ## **Interrupt and Mode Control** **Table 2-8 Interrupt and Mode Control** | Signal Name | Туре | State during<br>Reset | Signal Description | |-------------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODA/IRQA | Input | Input | Mode Select A/External Interrupt Request A — MODA/IRQA is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODA/IRQA selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. If the processor is in the stop standby state and the MODA/IRQA pin is pulled to GND, the processor will exit the stop state. This input is 5 V tolerant. | | MODB/IRQB | Input | Input | Mode Select B/External Interrupt Request B — MODB/IRQB is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODB/IRQB selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 5 V tolerant. | | MODC/IRQC | Input | Input | Mode Select C/External Interrupt Request C — MODC/IRQC is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODC/IRQC selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 5 V tolerant. | | MODD/IRQD | Input | Input | Mode Select D/External Interrupt Request D — MODD/IRQD is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODD/IRQD selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 5 V tolerant. | | RESET | Input | Input | Reset — RESET is an active-low, Schmitt-trigger input. When asserted, the chip is placed in the Reset state and the internal phase generator is reset. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted during power up. A stable EXTAL signal must be supplied while RESET is being asserted. This input is 5 V tolerant. | 2-8 Freescale Semiconductor ## 2.7 PARALLEL HOST INTERFACE (HDI08) The HDI08 provides a fast, 8-bit, parallel data port that may be connected directly to the host bus. The HDI08 supports a variety of standard buses and can be directly connected to a number of industry standard microcomputers, microprocessors, DSPs, and DMA hardware. Table 2-9 Host Interface | Signal Name | Туре | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H0 – H7 | Input/<br>output | | <b>Host Data</b> — When HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, these signals are lines 0 – 7 of the bidirectional, tri-state data bus. | | HAD0 – HAD7 | Input/<br>output | | Host Address/Data — When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, these signals are lines 0 – 7 of the address/data bidirectional, multiplexed, tri-state bus. | | PB0 – PB7 | Input, output, or disconnected | GPIO<br>disconnected | Port B 0-7 — When the HDI08 is configured as GPIO, these signals are individually programmable as input, output, or internally disconnected. | | | | | The default state after reset for these signals is GPIO disconnected. These inputs are 5 V tolerant. | | HA0 | Input | GPIO<br>disconnected | Host Address Input 0 — When the HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus. | | HAS/HAS | Input | | Host Address Strobe — When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable, but is configured active-low (HAS) following reset. | | PB8 | Input, output, or disconnected | | Port B 8 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | | HA1 | Input | GPIO<br>disconnected | Host Address Input 1 — When the HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus. | | HA8 | Input | | Host Address 8 — When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus. | | PB9 | Input, output, or disconnected | | Port B 9 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | ## PARALLEL HOST INTERFACE (HDI08) Table 2-9 Host Interface (continued) | Signal Name | Туре | State during | Signal Description | |-------------|-----------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | туре | Reset | Signal Description | | HA2 | Input | GPIO<br>disconnected | Host Address Input 2 — When the HDI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus. | | HA9 | Input | | Host Address 9 — When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus. | | PB10 | Input, Output, or<br>Disconnected | | Port B 10 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | | HRW | Input | GPIO<br>disconnected | Host Read/Write — When HDI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write (HRW) input. | | HRD/<br>HRD | Input | | Host Read Data — When HDI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host read data strobe (HRD) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HRD) after reset. | | PB11 | Input, Output, or<br>Disconnected | | Port B 11 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | | HDS/<br>HDS | Input | GPIO<br>disconnected | Host Data Strobe — When HDI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HDS) following reset. | | HWR/<br>HWR | Input | | Host Write Data — When HDI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HWR) following reset. | | PB12 | Input, output, or disconnected | | Port B 12 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | 2-10 Freescale Semiconductor ## PARALLEL HOST INTERFACE (HDI08) Table 2-9 Host Interface (continued) | Signal Name | Туре | State during<br>Reset | Signal Description | |-----------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCS | Input | GPIO<br>disconnected | Host Chip Select — When HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable, but is configured active-low (HCS) after reset. | | HA10 | Input | | Host Address 10 — When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus. | | PB13 | Input, output, or disconnected | | Port B 13 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | | HOREQ/HOR<br>EQ | Output | GPIO<br>disconnected | Host Request — When HDI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host request (HOREQ) output. The polarity of the host request is programmable, but is configured as active-low (HOREQ) following reset. The host request may be programmed as a driven or open-drain output. | | HTRQ/<br>HTRQ | Output | | Transmit Host Request — When HDI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable, but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. | | PB14 | Input, output, or disconnected | | Port B 14 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | #### **Serial Host Interface** Table 2-9 Host Interface (continued) | Signal Name | Туре | State during<br>Reset | Signal Description | |---------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HACK/<br>HACK | Input | GPIO<br>disconnected | Host Acknowledge — When HDI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable, but is configured as active-low (HACK) after reset. | | HRRQ/<br>HRRQ | Output | | Receive Host Request — When HDI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable, but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. | | PB15 | Input, output, or disconnected | | Port B 15 — When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 5 V tolerant. | ## 2.8 Serial Host Interface The SHI has five I/O signals that can be configured to allow the SHI to operate in either SPI or $I^2C$ mode. Table 2-10 Serial Host Interface Signals | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Input or output | Tri-stated | SPI Serial Clock — The SCK signal is an output when the SPI is configured as a master and a Schmitt-trigger input when the SPI is configured as a slave. When the SPI is configured as a master, the SCK signal is derived from the internal SHI clock generator. When the SPI is configured as a slave, the SCK signal is an input, and the clock signal from the external master synchronizes the data transfer. The SCK signal is ignored by the SPI if it is defined as a slave and the slave select (\$\overline{SS}\$) signal is not asserted. In both the master and slave SPI devices, data is shifted on one edge of the SCK signal and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI transfer protocol. | | SCL | Input or output | | $I^2C$ Serial Clock — SCL carries the clock for $I^2C$ bus transactions in the $I^2C$ mode. SCL is a Schmitt-trigger input when configured as a slave and an open-drain output when configured as a master. SCL should be connected to $V_{CC}$ through a pull-up resistor. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. This input is 5 V tolerant. | 2-12 Freescale Semiconductor Table 2-10 Serial Host Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|----------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MISO | Input or output | Tri-stated | SPI Master-In-Slave-Out — When the SPI is configured as a master, MISO is the master data input line. The MISO signal is used in conjunction with the MOSI signal for transmitting and receiving serial data. This signal is a Schmitt-trigger input when configured for the SPI Master mode, an output when configured for the SPI Slave mode when $\overline{SS}$ is deasserted. An external pull-up resistor is not required for SPI operation. | | SDA | Input or<br>open-drain<br>output | | $I^2C$ Data and Acknowledge — In $I^2C$ mode, SDA is a Schmitt-trigger input when receiving and an open-drain output when transmitting. SDA should be connected to $V_{CC}$ through a pull-up resistor. SDA carries the data for $I^2C$ transactions. The data in SDA must be stable during the high period of SCL. The data in SDA is only allowed to change when SCL is low. When the bus is free, SDA is high. The SDA line is only allowed to change during the time SCL is high in the case of start and stop events. A high-to-low transition of the SDA line while SCL is high is a unique situation, and is defined as the start event. A low-to-high transition of SDA while SCL is high is a unique situation defined as the stop event. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. This input is 5 V tolerant. | | MOSI | Input or output | Tri-stated | SPI Master-Out-Slave-In — When the SPI is configured as a master, MOSI is the master data output line. The MOSI signal is used in conjunction with the MISO signal for transmitting and receiving serial data. MOSI is the slave data input line when the SPI is configured as a slave. This signal is a Schmitt-trigger input when configured for the SPI Slave mode. | | HA0 | Input | | I <sup>2</sup> C Slave Address 0 — This signal uses a Schmitt-trigger input when configured for the I <sup>2</sup> C mode. When configured for I <sup>2</sup> C slave mode, the HA0 signal is used to form the slave device address. HA0 is ignored when configured for the I <sup>2</sup> C master mode. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. This input is 5 V tolerant. | #### **Serial Host Interface** Table 2-10 Serial Host Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SS | Input | Tri-stated | SPI Slave Select — This signal is an active low Schmitt-trigger input when configured for the SPI mode. When configured for the SPI Slave mode, this signal is used to enable the SPI slave for transfer. When configured for the SPI master mode, this signal should be kept deasserted (pulled high). If it is asserted while configured as SPI master, a bus error condition is flagged. If SS is deasserted, the SHI ignores SCK clocks and keeps the MISO output signal in the high-impedance state. | | HA2 | Input | | I <sup>2</sup> C Slave Address 2 — This signal uses a Schmitt-trigger input when configured for the I <sup>2</sup> C mode. When configured for the I <sup>2</sup> C Slave mode, the HA2 signal is used to form the slave device address. HA2 is ignored in the I <sup>2</sup> C master mode. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. This input is 5 V tolerant. | | HREQ | Input or Output | Tri-stated | Host Request — This signal is an active low Schmitt-trigger input when configured for the master mode but an active low output when configured for the slave mode. | | | | | When configured for the slave mode, $\overline{HREQ}$ is asserted to indicate that the SHI is ready for the next data word transfer and deasserted at the first clock pulse of the new data word transfer. When configured for the master mode, $\overline{HREQ}$ is an input. When asserted by the external slave device, it will trigger the start of the data word transfer by the master. After finishing the data word transfer, the master will await the next assertion of $\overline{HREQ}$ to proceed to the next transfer. | | | | | This signal is tri-stated during hardware, software, personal reset, or when the HREQ1–HREQ0 bits in the HCSR are cleared. There is no need for external pull-up in this state. This input is 5 V tolerant. | 2-14 Freescale Semiconductor ## 2.9 Enhanced Serial Audio Interface Table 2-11 Enhanced Serial Audio Interface Signals | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCKR | Input or output | GPIO<br>disconnected | High Frequency Clock for Receiver — When programmed as an input, this signal provides a high frequency clock source for the ESAI receiver as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high-frequency sample clock (e.g., for external digital to analog converters [DACs]) or as an additional system clock. | | PC2 | Input, output, or disconnected | | Port C 2 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | HCKT | Input or output | GPIO<br>disconnected | High Frequency Clock for Transmitter — When programmed as an input, this signal provides a high frequency clock source for the ESAI transmitter as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high frequency sample clock (e.g., for external DACs) or as an additional system clock. | | PC5 | Input, output, or disconnected | | Port C 5 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | FSR | Input or output | GPIO<br>disconnected | Frame Sync for Receiver — This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC1 | Input, output, or disconnected | | Port C 1 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | #### **Enhanced Serial Audio Interface** Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FST | Input or output | GPIO<br>disconnected | Frame Sync for Transmitter — This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI transmit clock control register (TCCR). | | PC4 | Input, output, or disconnected | | <b>Port C 4</b> — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | SCKR | Input or output | GPIO<br>disconnected | Receiver Serial Clock — SCKR provides the receiver serial bit clock for the ESAI. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC0 | Input, output, or disconnected | | Port C 0 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | SCKT | Input or output | GPIO<br>disconnected | <b>Transmitter Serial Clock</b> — This signal provides the serial bit rate clock for the ESAI. SCKT is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PC3 | Input, output, or disconnected | | Port C 3 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | 2-16 Freescale Semiconductor Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-----------------|--------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDO5 | Output | GPIO<br>disconnected | Serial Data Output 5 — When programmed as a transmitter, SDO5 is used to transmit data from the TX5 serial transmit shift register. | | SDI0 | Input | | Serial Data Input 0 — When programmed as a receiver, SDI0 is used to receive serial data into the RX0 serial receive shift register. | | PC6 | Input, output, or disconnected | | Port C 6 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 5 V tolerant. | | SDO4 | Output | GPIO<br>disconnected | Serial Data Output 4 — When programmed as a transmitter, SDO4 is used to transmit data from the TX4 serial transmit shift register. | | SDI1 | Input | | Serial Data Input 1 — When programmed as a receiver, SDI1 is used to receive serial data into the RX1 serial receive shift register. | | PC7 | Input, output, or disconnected | | Port C 7 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 5 V tolerant. | | SDO3/<br>SDO3_1 | Output | GPIO<br>disconnected | Serial Data Output 3 — When programmed as a transmitter, SDO3 is used to transmit data from the TX3 serial transmit shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 3. | | SDI2/<br>SDI2_1 | Input | | Serial Data Input 2 — When programmed as a receiver, SDI2 is used to receive serial data into the RX2 serial receive shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Input 2. | | PC8/PE8 | Input, output, or disconnected | | Port C 8 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. When enabled for ESAI_1 GPIO, this is the Port E 8 signal. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | #### **Enhanced Serial Audio Interface** Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-----------------|--------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDO2/<br>SDO2_1 | Output | GPIO<br>disconnected | Serial Data Output 2 — When programmed as a transmitter, SDO2 is used to transmit data from the TX2 serial transmit shift register When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 2. | | SDI3/<br>SDI3_1 | Input | | Serial Data Input 3 — When programmed as a receiver, SDI3 is used to receive serial data into the RX3 serial receive shift register. When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Input | | PC9/PE9 | Input, output, or disconnected | | Port C 9 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. When enabled for ESAI_1 GPIO, this is the Port E 9 signal. The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | SDO1/<br>SDO1_1 | Output | GPIO<br>disconnected | Serial Data Output 1 — SDO1 is used to transmit data from the TX1 serial transmit shift register. When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 1. | | PC10/PE10 | Input, output, or disconnected | | Port C 10 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. When enabled for ESAI_1 GPIO, this is the Port E 10 signal. The default state after reset is GPIO disconnected. | | SDO0/<br>SDO0_1 | Output | GPIO<br>disconnected | This input is 5 V tolerant. Serial Data Output 0 — SDO0 is used to transmit data from the TX0 serial transmit shift register. When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 0. | | PC11/<br>PE11 | Input, output, or disconnected | | Port C 11 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. When enabled for ESAI_1 GPIO, this is the Port E 11 signal. The default state after reset is GPIO disconnected. This input is 5 V tolerant. | 2-18 Freescale Semiconductor # 2.10 Enhanced Serial Audio Interface\_1 Table 2-12 Enhanced Serial Audio Interface\_1 Signals | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSR_1 | Input or output | GPIO<br>disconnected | Frame Sync for Receiver_1 — This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PE1 | Input, output, or disconnected | | Port E 1—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 5 V. | | FOT 4 | | OPIO | · | | FST_1 | Input or output | GPIO<br>disconnected | Frame Sync for Transmitter_1—This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI transmit clock control register (TCCR). | | PE4 | Input, output, or disconnected | | Port E 4—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 5 V. | ## Enhanced Serial Audio Interface\_1 Table 2-12 Enhanced Serial Audio Interface\_1 Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCKR_1 | Input or output | GPIO<br>disconnected | Receiver Serial Clock_1 — SCKR provides the receiver serial bit clock for the ESAI. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PE0 | Input, output, or disconnected | | Port E 0 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 5 V. | | SCKT_1 | Input or output | GPIO<br>disconnected | <b>Transmitter Serial Clock_1</b> — This signal provides the serial bit rate clock for the ESAI. SCKT is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PE3 | Input, output, or disconnected | | Port E 3 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 5 V. | | SDO5_1 | Output | GPIO<br>disconnected | Serial Data Output 5_1 — When programmed as a transmitter, SDO5 is used to transmit data from the TX5 serial transmit shift register. | | SDI0_1 | Input | | Serial Data Input 0_1 — When programmed as a receiver, SDI0 is used to receive serial data into the RX0 serial receive shift register. | | PE6 | Input, output, or disconnected | | Port E 6 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 5 V. | 2-20 Freescale Semiconductor Table 2-12 Enhanced Serial Audio Interface\_1 Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------| | SDO4_1 | Output | GPIO<br>disconnected | Serial Data Output 4_1 — When programmed as a transmitter, SDO4 is used to transmit data from the TX4 serial transmit shift register. | | SDI1_1 | Input | | Serial Data Input 1_1 — When programmed as a receiver, SDI1 is used to receive serial data into the RX1 serial receive shift register. | | PE7 | Input, output, or disconnected | | Port E 7 — When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | ## 2.11 SPDIF Transmitter Digital Audio Interface Table 2-13 Digital Audio Interface (DAX) Signals | Signal<br>Name | Туре | State During<br>Reset | Signal Description | |----------------|--------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACI | Input | GPIO<br>Disconnected | <b>Audio Clock Input</b> — This is the DAX clock input. When programmed to use an external clock, this input supplies the DAX clock. The external clock frequency must be 256, 384, or 512 times the audio sampling frequency (256 × Fs, 384 × Fs or 512 × Fs, respectively). | | PD0 | Input,<br>output, or<br>disconnected | | Port D 0 — When the DAX is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 5 V tolerant. | | ADO | Output | GPIO<br>Disconnected | Digital Audio Data Output — This signal is an audio and non-audio output in the form of AES/EBU, CP340 and IEC958 data in a biphase mark format. | | PD1 | Input,<br>output, or<br>disconnected | | Port D 1 — When the DAX is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 5 V tolerant. | Timer ## **2.12 Timer** Table 2-14 Timer Signal | Signal<br>Name | Туре | State during<br>Reset | Signal Description | |----------------|--------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TIO0 | Input or<br>Output | Input | Timer 0 Schmitt-Trigger Input/Output — When timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output. | | | | | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 0 control/status register (TCSR0). If TIO0 is not being used, it is recommended to either define it as GPIO output immediately at the beginning of operation or leave it defined as GPIO input but connected to Vcc through a pull-up resistor in order to ensure a stable logic level at this input. This input is 5 V tolerant. | ## 2.13 JTAG/OnCE Interface Table 2-15 JTAG/OnCE Interface | Signal<br>Name | Signal<br>Type | State during<br>Reset | Signal Description | |----------------|----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Input | Input | <b>Test Clock</b> — TCK is a test clock input signal used to synchronize the JTAG test logic. It has an internal pull-up resistor. <i>This input is 5 V tolerant.</i> | | TDI | Input | Input | Test Data Input — TDI is a test data serial input signal used for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor. This input is 5 V tolerant. | | TDO | Output | Tri-stated | <b>Test Data Output</b> — TDO is a test data serial output signal used for test instructions and data. TDO is tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. | | TMS | Input | Input | Test Mode Select — TMS is an input signal used to sequence the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor. This input is 5 V tolerant. | 2-22 Freescale Semiconductor ## 3 Memory Configuration ## 3.1 Data and Program Memory Maps The on-chip memory configuration of the DSP56366 is affected by the state of the CE (Cache Enable), MSW0, MSW1, and MS (Memory Switch) control bits in the OMR register, and by the SC bit in the Status Register. The internal data and program memory configurations are shown in Table 3-1. The address ranges for the internal memory are shown in Table 3-2 and Table 3-3. The memory maps for each memory configuration are shown in Figure 3-1 to Figure 3-16. **Table 3-1 Internal Memory Configurations** | | Bit S | ettings | 6 | | | Memory Sizes (24-bit words) | | | | | | | |------|-------|---------|----|----|-------------|-----------------------------|-------------|-------------|---------------|---------------|---------------|---------------| | MSW1 | MSW0 | CE | MS | sc | Prog<br>RAM | Prog<br>Cache | Prog<br>ROM | Boot<br>ROM | X Data<br>RAM | Y Data<br>RAM | X Data<br>ROM | Y Data<br>ROM | | Х | Х | 0 | 0 | 0 | ЗК | n.a. | 40K | 192 | 13K | 7K | 32K | 8K | | Х | Х | 1 | 0 | 0 | 2K | 1K | 40K | 192 | 13K | 7K | 32K | 8K | | 0 | 0 | 0 | 1 | 0 | 10K | n.a. | 40K | 192 | 8K | 5K | 32K | 8K | | 0 | 1 | 0 | 1 | 0 | 8K | n.a. | 40K | 192 | 8K | 7K | 32K | 8K | | 1 | 0 | 0 | 1 | 0 | 5K | n.a. | 40K | 192 | 11K | 7K | 32K | 8K | | 0 | 0 | 1 | 1 | 0 | 9K | 1K | 40K | 192 | 8K | 5K | 32K | 8K | | 0 | 1 | 1 | 1 | 0 | 7K | 1K | 40K | 192 | 8K | 7K | 32K | 8K | | 1 | 0 | 1 | 1 | 0 | 4K | 1K | 40K | 192 | 11K | 7K | 32K | 8K | | Х | Х | 0 | 0 | 1 | ЗК | n.a. | n.a. | n.a. | 13K | 7K | 32K | 8K | | Х | Х | 1 | 0 | 1 | 2K | 1K | n.a. | n.a. | 13K | 7K | 32K | 8K | | 0 | 0 | 0 | 1 | 1 | 10K | n.a. | n.a. | n.a. | 8K | 5K | 32K | 8K | | 0 | 1 | 0 | 1 | 1 | 8K | n.a. | n.a. | n.a. | 8K | 7K | 32K | 8K | | 1 | 0 | 0 | 1 | 1 | 5K | n.a. | n.a. | n.a. | 11K | 7K | 32K | 8K | | 0 | 0 | 1 | 1 | 1 | 9K | 1K | n.a. | n.a. | 8K | 5K | 32K | 8K | | 0 | 1 | 1 | 1 | 1 | 7K | 1K | n.a. | n.a. | 8K | 7K | 32K | 8K | | 1 | 0 | 1 | 1 | 1 | 4K | 1K | n.a. | n.a. | 11K | 7K | 32K | 8K | ## **Data and Program Memory Maps** Table 3-2 On-chip RAM Memory Locations | | Bit Se | ttings | | | | RAM Mem | ory Locations | | |------|--------|--------|----|----|-----------------------------------------|----------------|-----------------|-----------------| | MSW1 | MSW0 | CE | MS | sc | Prog.<br>RAM | Prog.<br>Cache | X Data<br>RAM | Y Data<br>RAM | | Х | Х | 0 | 0 | Х | \$0000 - \$0BFF | n.a. | \$0000 - \$33FF | \$0000-\$1BFF | | Х | Х | 1 | 0 | Х | \$0000 - \$07FF | enabled | \$0000 - \$33FF | \$0000-\$1BFF | | 0 | 0 | 0 | 1 | Х | \$0000 -\$27FF | n.a. | \$0000 - \$1FFF | \$0000 - \$13FF | | 0 | 1 | 0 | 1 | Х | \$0000 - \$1BFF and<br>\$2400 - \$27FF | n.a. | \$0000 - \$1FFF | \$0000-\$1BFF | | 1 | 0 | 0 | 1 | Х | \$0000 - \$ 0FFF and<br>\$2400 - \$27FF | n.a. | \$0000 - \$2BFF | \$0000-\$1BFF | | 0 | 0 | 1 | 1 | Х | \$0000 - \$23FF | enabled | \$0000 - \$1FFF | \$0000 - \$13FF | | 0 | 1 | 1 | 1 | Х | \$0000 - \$1BFF | enabled | \$0000 - \$1FFF | \$0000 - \$1BFF | | 1 | 0 | 1 | 1 | Х | \$0000 - \$0FFF | enabled | \$0000 - \$2BFF | \$0000 - \$1BFF | Table 3-3 On-chip ROM Memory Locations | | Bit Se | ettings | | | ROM Memory Locations | | | | | |------|--------|---------|----|----|------------------------|------------------------|-----------------------|-----------------------|--| | MSW1 | MSW0 | CE | MS | sc | Prog.<br>ROM | Boot.<br>ROM | X Data<br>ROM | Y Data<br>ROM | | | Х | Х | Х | Х | 0 | \$FF1000 -<br>\$FFAFFF | \$FF0000 -<br>\$FF00BF | \$004000-<br>\$00BFFF | \$004000-<br>\$005FFF | | | Х | Х | Х | Х | 1 | no access | no access | \$004000-<br>\$00BFFF | \$004000-<br>\$005FFF | | | | PROGRAM | | X DATA | | Y DATA | |----------|----------------------|----------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | TIEGETTVED | \$FFF000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 | | \$006000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | | ROM | | ROM | | | EXTERNAL | \$004000<br>\$003400 | INT. RESERVED | \$004000 -<br>\$001C00 . | INT. RESERVED | | \$000C00 | | • | | | | | \$000000 | 3K INTERNAL<br>RAM | \$000000 | 13K INTERNAL<br>RAM | \$000000 | 7K INTERNAL<br>RAM | Figure 3-1 Memory Maps for MSW=(X,X), CE=0, MS=0, SC=0 | | PROGRAM | | X DATA | | Y DATA | |-------------------|----------------------|----------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | TILOLITYES | \$FFF000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 | | \$006000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | | ROM | | ROM | | | EXTERNAL | \$004000<br>\$003400 | INT. RESERVED | \$004000 -<br>\$001C00 . | INT. RESERVED | | \$000800 | 2K INTERNAL<br>RAM | 40000 | 13K INTERNAL<br>RAM | | 7K INTERNAL<br>RAM | | \$000000 <u>[</u> | 1K I-CACHE ENABLED | \$000000<br>) | 1 0 1191 | \$000000 | I D WI | Figure 3-2 Memory Maps for MSW=(X,X), CE=1, MS=0, SC=0 ## **Data and Program Memory Maps** | | PROGRAM | | X DATA | | Y DATA | |----------|----------------------|------------------------|-----------------------------|----------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFF80 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | TILOLITVLD | \$FFF000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 | | \$006000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | * | ROM | | ROM | | | EXTERNAL | \$004000<br>\$002000 . | INT. RESERVED | \$004000<br>\$001400 | INT. RESERVED | | \$002800 | | | | | | | \$000000 | 10K INTERNAL<br>RAM | \$000000 | 8K INTERNAL<br>RAM | \$000000 | 5K INTERNAL<br>RAM | Figure 3-3 Memory Maps for MSW=(0,0), CE=0 MS=1, SC=0 | | PROGRAM | | X DATA | | Y DATA | |----------------------|----------------------|----------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80 | (48 words)<br>EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | | \$FFF000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | EXTERNAL | \$00C000 | 32K INTERNAL | \$006000 | 8K INTERNAL | | | | \$004000 | ROM | \$004000 <b>-</b> | ROM | | \$002800 | 1K RAM | \$002000 | INT. RESERVED | \$004000 -<br>\$001C00 . | INT. RESERVED | | \$002400<br>\$001C00 | INT. RESERVED | | | | | | \$000000 | 7K INTERNAL<br>RAM | \$00000 | 8K INTERNAL<br>RAM | \$000000 | 7K INTERNAL<br>RAM | Figure 3-4 Memory Maps for MSW=(0,1), CE=0, MS=1, SC=0 3-4 Freescale Semiconductor | | PROGRAM | | X DATA | Y DATA | |----------------------|----------------------|----------------------|-----------------------------|------------------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFFF EXTERNAL I/O (80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80 (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | | \$FFF000 INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | EXTERNAL | | | EXTERNAL | \$00C000 | 32K INTERNAL | \$0060008K INTERNAL | | | | | ROM | ROM | | \$002800 | 1K RAM | \$004000<br>\$002C00 | INT. RESERVED | \$004000<br>\$001C00 INT. RESERVED | | \$002400<br>\$001000 | INT. RESERVED | | | | | \$000000 | 4K INTERNAL<br>RAM | \$00000 | 11K INTERNAL<br>RAM | 7K INTERNAL<br>\$000000 RAM | Figure 3-5 Memory Maps for MSW=(1,0), CE=0, MS=1, SC=0 | | PROGRAM | | X DATA | | Y DATA | |----------|----------------------|------------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | | \$FFF000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 | 32K INTERNAL | \$006000 . | 8K INTERNAL | | | | | ROM | | ROM | | | EXTERNAL | \$004000<br>\$002000 . | INT. RESERVED | \$004000 -<br>\$001400 . | INT. RESERVED | | \$002400 | OK INTERNAL | | 8K INTERNAL | | 5K INTERNAL | | \$000000 | 9K INTERNAL<br>RAM | \$000000 | RAM | \$000000 | RAM | | | 1K I-CACHE ENABLED | | | | | Figure 3-6 Memory Maps for MSW=(0,0), CE=1, MS=1, SC=0 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 3-5 Freescale Semiconductor ## **Data and Program Memory Maps** | | PROGRAM | | X DATA | | Y DATA | |----------------------|----------------------|----------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000 | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFFF80<br>\$FFF000 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | | \$FF0000<br>\$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 | | \$006000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | | ROM | | ROM | | | EXTERNAL | \$004000<br>\$002000 | INT. RESERVED | \$004000 -<br>\$001C00 _ | INT. RESERVED | | \$002400<br>\$001C00 | INT. RESERVED | | | | | | \$000000 | 7K INTERNAL<br>RAM | \$000000 | 8K INTERNAL<br>RAM | \$00000 | 7K INTERNAL<br>RAM | | 1 | IK I-CACHE ENABLE | D | | · · · | <u> </u> | Figure 3-7 Memory Maps for MSW=(0,1), CE=1, MS=1, SC=0 | | PROGRAM | | X DATA | | Y DATA | |-------------------|----------------------|-----------------------|-----------------------------|--------------------------|----------------------------| | \$FFFFFF | INTERNAL<br>RESERVED | \$FFFFFF<br>\$FFFF80 | INTERNAL I/O<br>(128 words) | \$FFFFFF | EXTERNAL I/O<br>(80 words) | | \$FFB000_ | 40K INTERNAL | \$FFF000 | EXTERNAL | \$FFFFB0 | INTERNAL I/O | | \$FF1000 | ROM | | INTERNAL<br>RESERVED | \$FFF80<br>\$FFF000 | (48 words) EXTERNAL | | \$FF00C0 | INTERNAL<br>RESERVED | \$FF0000 | _ | \$FF0000 | INTERNAL<br>RESERVED | | \$FF0000 | BOOT ROM | | EXTERNAL | | EXTERNAL | | | | \$00C000 . | 32K INTERNAL | \$006000 | 8K INTERNAL | | | | | ROM | | ROM | | \$002400 <b>-</b> | EXTERNAL | \$004000<br>\$002C00. | INT. RESERVED | \$004000 -<br>\$001C00 . | INT. RESERVED | | \$002400 | INT. RESERVED | | | | | | \$000000 | 4K INTERNAL<br>RAM | \$00000 | 11K INTERNAL<br>RAM | \$00000 | 7K INTERNAL<br>RAM | | 11 | K I-CACHE ENABLE | D | | | | Figure 3-8 Memory Maps for MSW=(1,0), CE=1, MS=1, SC=0 3-6 Freescale Semiconductor | | PROGRAM | | X DATA | | Y DATA | |------------------|--------------------|------------------|-----------------------------|------------------|----------------------------------------------------------| | \$FFFF | | \$FFFF<br>\$FF80 | INTERNAL I/O<br>(128 words) | \$FFFF<br>\$FFB0 | EXTERNAL I/O<br>(82 words)<br>INTERNAL I/O<br>(46 words) | | | EVTERNAL | | EXTERNAL | \$FF80 | EXTERNAL | | | EXTERNAL | \$C000 | 32K INTERNAL | \$6000 | 8K INTERNAL | | | | | ROM | ¢4000 | ROM | | | | \$4000<br>\$3400 | INT. RESERVED | \$4000<br>\$1C00 | INT. RESERVED | | \$0C00<br>\$0000 | 3K INTERNAL<br>RAM | \$0000 | 13K INTERNAL<br>RAM | \$0000 | 7K INTERNAL<br>RAM | Figure 3-9 Memory Maps for MSW=(X,X), CE=0, MS=0, SC=1 Figure 3-10 Memory Maps for MSW=(X,X), CE=1, MS=0, SC=1 ## **Data and Program Memory Maps** | | PROGRAM | | X DATA | | Y DATA | |--------|---------------------|------------------|-----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF<br>\$FF80 | INTERNAL I/O<br>(128 words) | \$FFFF<br>\$FFB0 | EXTERNAL I/O<br>(80 words) | | | | | | <b>#</b> FF00 | INTERNAL I/O<br>(48words) | | | | | EXTERNAL | \$FF80 | EXTERNAL | | | EXTERNAL | | | | | | | | \$C000 | | \$6000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | | ROM | | ROM | | | | \$4000<br>\$2000 | INT. RESERVED | \$4000<br>\$1400 | INT. RESERVED | | \$2800 | 10K INTERNAL | | 8K INTERNAL | | 5K INTERNAL | | \$0000 | 10K INTERNAL<br>RAM | \$0000 | RAM | \$0000 | RAM | Figure 3-11 Memory Maps for MSW=(0,0), CE=0, MS=1, SC=1 | | PROGRAM | | X DATA | | Y DATA | |------------------|---------------------------|------------------|-----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF<br>\$FF80 | INTERNAL I/O<br>(128 words) | \$FFFF<br>\$FFB0 | EXTERNAL I/O<br>(80 words) | | | | | | \$FF80 | (48 words) | | | EXTERNAL | | EXTERNAL | | EXTERNAL | | | | \$C000 | | \$6000 | | | | | | 32K INTERNAL<br>ROM | | 8K INTERNAL<br>ROM | | \$2800<br>\$2400 | 1K RAM | \$4000<br>\$2000 | INT. RESERVED | \$4000<br>\$1C00 | INT. RESERVED | | \$1C00 | INT. RESERVED 7K INTERNAL | | 8K INTERNAL<br>RAM | ****** | 7K INTERNAL | | \$0000 | 7K INTERNAL<br>RAM | \$0000 | 8K INTERNAL<br>RAM | \$0000 | 7K INTERNAL<br>RAM | Figure 3-12 Memory Maps for MSW=(0,1), CE=0, MS=1, SC=1 3-8 Freescale Semiconductor | | PROGRAM | | X DATA | | Y DATA | |------------------|----------------------|------------------|-----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF<br>\$FF80 | INTERNAL I/O<br>(128 words) | \$FFFF<br>\$FFB0 | EXTERNAL I/O<br>(80 words) | | | | | | <b>\$</b> 5500 | INTERNAL I/O<br>(48 words) | | | | | EXTERNAL | \$FF80 | EXTERNAL | | | EXTERNAL | | | | | | | | \$C000 | | \$6000 | | | | | | 32K INTERNAL | | 8K INTERNAL | | | | | ROM | | ROM | | \$2800 | | \$4000<br>\$2C00 | INT. RESERVED | \$4000<br>\$1C00 | INT. RESERVED | | \$2400 | 1K RAM INT. RESERVED | ΨΞΟΟΟ | | ψ.000 | | | \$1000<br>\$0000 | 4K INTERNAL<br>RAM | \$0000 | 11K INTERNAL<br>RAM | \$0000 | 7K INTERNAL<br>RAM | Figure 3-13 Memory Maps for MSW=(1,0), CE=0, MS=1, SC=1 Figure 3-14 Memory Maps for MSW=(0,0), CE=1, MS=1, SC=1 #### **Data and Program Memory Maps** Figure 3-15 Memory Maps for MSW=(0,1), CE=1, MS=1, SC=1 Figure 3-16 Memory Maps for MSW=(1,0), CE=1, MS=1, SC=1 3-10 Freescale Semiconductor #### **Reserved Memory Spaces** 3.1.1 The reserved memory spaces should not be accessed by the user. They are reserved for future expansion. #### 3.1.2 **Program ROM Area Reserved for Freescale Use** The last 128 words (\$FFAF80-\$FFAFFF) of the Program ROM are reserved for Freescale use. This memory area is reserved for use as expansion area for the bootstrap ROM as well as for testing purposes. Customer code should not use this area. The contents of this Program ROM segment is defined by the Appendix A, "Bootstrap ROM Contents". #### 3.1.3 **Bootstrap ROM** The 192-word Bootstrap ROM occupies locations \$FF0000-\$FF00BF. The bootstrap ROM is factory-programmed to perform the bootstrap operation following hardware reset. The contents of the Bootstrap ROM are defined by the Bootstrap ROM source code in Appendix A, "Bootstrap ROM Contents" #### 3.1.4 Dynamic Memory Configuration Switching The internal memory configuration is altered by re-mapping RAM modules from Y and X data memory into program memory space and vice-versa. The contents of the switched RAM modules are preserved. The memory can be dynamically switched from one configuration to another by changing the MS, MSW0 or MSW1 bits in OMR. The address ranges that are directly affected by the switch operation are specified in Table 3-2. The memory switch can be accomplished provided that the affected address ranges are not being accessed during the instruction cycle in which the switch operation takes place. Accordingly, the following condition must be observed for trouble-free dynamic switching: No accesses (including instruction fetches) to or from the affected address ranges in program and data memories are allowed during the switch cycle. #### NOTE The switch cycle actually occurs 3 instruction cycles after the instruction that modifies the MS, MSW0 or MSW1 bits. Any sequence that complies with the switch condition is valid. For example, if the program flow executes in the address range that is not affected by the switch, the switch condition can be met very easily. In this case a switch can be accomplished by just changing the MS, MSW0 or MSW1 bits in OMR in the regular program flow, assuming no accesses to the affected address ranges of the data memory occur up to 3 instructions after the instruction that changes the OMR bit. Special care should be taken in relation to the interrupt vector routines since an interrupt could cause the DSP to fetch instructions out of sequence and might violate the switch condition. Special attention should be given when running a memory switch routine using the OnCE™ port. Running the switch routine in Trace mode, for example, can cause the switch to complete after the MS bit change DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 3-11 #### Internal I/O Memory Map while the DSP is in Debug mode. As a result, subsequent instructions might be fetched according to the new memory configuration (after the switch), and thus might execute improperly. ## 3.1.5 External Memory Support The DSP56366 does not support the SSRAM memory type. It does support SRAM and DRAM as indicated in the *DSP56300 24-Bit Digital Signal Processor Family Manual*, Freescale publication DSP56300FM. Also, care should be taken when accessing external memory to ensure that the necessary address lines are available. For example, when using glueless SRAM interfacing, it is possible to directly address $3 \times 2^{18}$ memory locations (768k) when using the 18 address lines and the three programmable address attribute lines. ## 3.2 Internal I/O Memory Map The DSP56366 on-chip peripheral modules have their register files programmed to the addresses in the internal X-I/O memory range (the top 128 locations of the X data memory space) and internal Y-I/O memory range (48 locations of the Y-data memory space) as shown in Table 3-4. | Peripheral | Address | Register Name | |------------|------------|---------------------------------------------------------| | IPR | X:\$FFFFF | INTERRUPT PRIORITY REGISTER CORE (IPR-C) | | | X:\$FFFFE | INTERRUPT PRIORITY REGISTER PERIPHERAL (IPR-P) | | PLL | X:\$FFFFD | PLL CONTROL REGISTER (PCTL) | | ONCE | X:\$FFFFC | ONCE GDB REGISTER (OGDB) | | BIU | X:\$FFFFB | BUS CONTROL REGISTER (BCR) | | | X:\$FFFFA | DRAM CONTROL REGISTER (DCR) | | | X:\$FFFF9 | ADDRESS ATTRIBUTE REGISTER 0 (AAR0) | | | X:\$FFFF8 | ADDRESS ATTRIBUTE REGISTER 1 (AAR1) | | | X:\$FFFF7 | ADDRESS ATTRIBUTE REGISTER 2 (AAR2) | | | X:\$FFFF6 | ADDRESS ATTRIBUTE REGISTER 3 (AAR3) [pin not available] | | | X:\$FFFF5 | ID REGISTER (IDR) | | DMA | X:\$FFFF4 | DMA STATUS REGISTER (DSTR) | | | X:\$FFFF3 | DMA OFFSET REGISTER 0 (DOR0) | | | X:\$FFFF2 | DMA OFFSET REGISTER 1 (DOR1) | | | X:\$FFFF1 | DMA OFFSET REGISTER 2 (DOR2) | | | X:\$FFFF0 | DMA OFFSET REGISTER 3 (DOR3) | | DMA0 | X:\$FFFEF | DMA SOURCE ADDRESS REGISTER (DSR0) | | | X:\$FFFEE | DMA DESTINATION ADDRESS REGISTER (DDR0) | | | X:\$FFFFED | DMA COUNTER (DCO0) | | | X:\$FFFFEC | DMA CONTROL REGISTER (DCR0) | Table 3-4 Internal I/O Memory Map 3-12 Freescale Semiconductor Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|------------------------------------------| | DMA1 | X:\$FFFFEB | DMA SOURCE ADDRESS REGISTER (DSR1) | | | X:\$FFFFEA | DMA DESTINATION ADDRESS REGISTER (DDR1) | | | X:\$FFFE9 | DMA COUNTER (DCO1) | | | X:\$FFFE8 | DMA CONTROL REGISTER (DCR1) | | DMA2 | X:\$FFFFE7 | DMA SOURCE ADDRESS REGISTER (DSR2) | | | X:\$FFFE6 | DMA DESTINATION ADDRESS REGISTER (DDR2) | | | X:\$FFFFE5 | DMA COUNTER (DCO2) | | | X:\$FFFE4 | DMA CONTROL REGISTER (DCR2) | | DMA3 | X:\$FFFE3 | DMA SOURCE ADDRESS REGISTER (DSR3) | | | X:\$FFFFE2 | DMA DESTINATION ADDRESS REGISTER (DDR3) | | | X:\$FFFE1 | DMA COUNTER (DCO3) | | | X:\$FFFE0 | DMA CONTROL REGISTER (DCR3) | | DMA4 | X:\$FFFFDF | DMA SOURCE ADDRESS REGISTER (DSR4) | | | X:\$FFFFDE | DMA DESTINATION ADDRESS REGISTER (DDR4) | | | X:\$FFFDD | DMA COUNTER (DCO4) | | | X:\$FFFFDC | DMA CONTROL REGISTER (DCR4) | | DMA5 | X:\$FFFFDB | DMA SOURCE ADDRESS REGISTER (DSR5) | | | X:\$FFFFDA | DMA DESTINATION ADDRESS REGISTER (DDR5) | | | X:\$FFFFD9 | DMA COUNTER (DCO5) | | | X:\$FFFFD8 | DMA CONTROL REGISTER (DCR5) | | PORT D | X:\$FFFFD7 | PORT D CONTROL REGISTER (PCRD) | | | X:\$FFFFD6 | PORT D DIRECTION REGISTER (PRRD) | | | X:\$FFFFD5 | PORT D DATA REGISTER (PDRD) | | DAX | X:\$FFFFD4 | DAX STATUS REGISTER (XSTR) | | | X:\$FFFD3 | DAX AUDIO DATA REGISTER B (XADRB) | | | X:\$FFFD2 | DAX AUDIO DATA REGISTER A (XADRA) | | | X:\$FFFD1 | DAX NON-AUDIO DATA REGISTER (XNADR) | | | X:\$FFFD0 | DAX CONTROL REGISTER (XCTR) | | | X:\$FFFFCF | Reserved | | | X:\$FFFCE | Reserved | | | X:\$FFFCD | Reserved | | | X:\$FFFCC | Reserved | | | X:\$FFFCB | Reserved | | | X:\$FFFCA | Reserved | | PORT B | X:\$FFFFC9 | HOST PORT GPIO DATA REGISTER (HDR) | | | X:\$FFFFC8 | HOST PORT GPIO DIRECTION REGISTER (HDDR) | ## Internal I/O Memory Map Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|-----------|-----------------------------------| | HDI08 | X:\$FFFC7 | HOST TRANSMIT REGISTER (HOTX) | | | X:\$FFFC6 | HOST RECEIVE REGISTER (HORX) | | | X:\$FFFC5 | HOST BASE ADDRESS REGISTER (HBAR) | | | X:\$FFFC4 | HOST PORT CONTROL REGISTER (HPCR) | | | X:\$FFFC3 | HOST STATUS REGISTER (HSR) | | | X:\$FFFC2 | HOST CONTROL REGISTER (HCR) | | | X:\$FFFC1 | Reserved | | | X:\$FFFC0 | Reserved | | PORT C | X:\$FFFBF | PORT C CONTROL REGISTER (PCRC) | | | X:\$FFFBE | PORT C DIRECTION REGISTER (PRRC) | | | X:\$FFFBD | PORT C GPIO DATA REGISTER (PDRC) | 3-14 Freescale Semiconductor Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|---------------------------------------------| | ESAI | X:\$FFFBC | ESAI RECEIVE SLOT MASK REGISTER B (RSMB) | | | X:\$FFFBB | ESAI RECEIVE SLOT MASK REGISTER A (RSMA) | | | X:\$FFFBA | ESAI TRANSMIT SLOT MASK REGISTER B (TSMB) | | | X:\$FFFFB9 | ESAI TRANSMIT SLOT MASK REGISTER A (TSMA) | | | X:\$FFFFB8 | ESAI RECEIVE CLOCK CONTROL REGISTER (RCCR) | | | X:\$FFFB7 | ESAI RECEIVE CONTROL REGISTER (RCR) | | | X:\$FFFFB6 | ESAI TRANSMIT CLOCK CONTROL REGISTER (TCCR) | | | X:\$FFFB5 | ESAI TRANSMIT CONTROL REGISTER (TCR) | | | X:\$FFFFB4 | ESAI COMMON CONTROL REGISTER (SAICR) | | | X:\$FFFFB3 | ESAI STATUS REGISTER (SAISR) | | | X:\$FFFFB2 | Reserved | | | X:\$FFFFB1 | Reserved | | | X:\$FFFFB0 | Reserved | | | X:\$FFFFAF | Reserved | | | X:\$FFFFAE | Reserved | | | X:\$FFFFAD | Reserved | | | X:\$FFFFAC | Reserved | | | X:\$FFFFAB | ESAI RECEIVE DATA REGISTER 3 (RX3) | | | X:\$FFFFAA | ESAI RECEIVE DATA REGISTER 2 (RX2) | | | X:\$FFFFA9 | ESAI RECEIVE DATA REGISTER 1 (RX1) | | | X:\$FFFFA8 | ESAI RECEIVE DATA REGISTER 0 (RX0) | | | X:\$FFFFA7 | Reserved | | | X:\$FFFFA6 | ESAI TIME SLOT REGISTER (TSR) | | | X:\$FFFFA5 | ESAI TRANSMIT DATA REGISTER 5 (TX5) | | | X:\$FFFFA4 | ESAI TRANSMIT DATA REGISTER 4 (TX4) | | | X:\$FFFFA3 | ESAI TRANSMIT DATA REGISTER 3 (TX3) | | | X:\$FFFFA2 | ESAI TRANSMIT DATA REGISTER 2 (TX2) | | | X:\$FFFFA1 | ESAI TRANSMIT DATA REGISTER 1 (TX1) | | | X:\$FFFFA0 | ESAI TRANSMIT DATA REGISTER 0 (TX0) | | | X:\$FFFF9F | Reserved | | | X:\$FFFF9E | Reserved | | | X:\$FFFF9D | Reserved | | | X:\$FFF9C | Reserved | | | X:\$FFFF9B | Reserved | | | X:\$FFFF9A | Reserved | | | X:\$FFFF99 | Reserved | | | X:\$FFFF98 | Reserved | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## Internal I/O Memory Map Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |--------------|------------|----------------------------------------------------| | | X:\$FFFF97 | Reserved | | | X:\$FFFF96 | Reserved | | | X:\$FFFF95 | Reserved | | SHI | X:\$FFFF94 | SHI RECEIVE FIFO (HRX) | | | X:\$FFFF93 | SHI TRANSMIT REGISTER (HTX) | | | X:\$FFFF92 | SHI I <sup>2</sup> C SLAVE ADDRESS REGISTER (HSAR) | | | X:\$FFFF91 | SHI CONTROL/STATUS REGISTER (HCSR) | | | X:\$FFFF90 | SHI CLOCK CONTROL REGISTER (HCKR) | | TRIPLE TIMER | X:\$FFFF8F | TIMER 0 CONTROL/STATUS REGISTER (TCSR0) | | | X:\$FFFF8E | TIMER 0 LOAD REGISTER (TLR0) | | | X:\$FFFF8D | TIMER 0 COMPARE REGISTER (TCPR0) | | | X:\$FFFF8C | TIMER 0 COUNT REGISTER (TCR0) | | | X:\$FFFF8B | TIMER 1 CONTROL/STATUS REGISTER (TCSR1) | | | X:\$FFFF8A | TIMER 1 LOAD REGISTER (TLR1) | | | X:\$FFFF89 | TIMER 1 COMPARE REGISTER (TCPR1) | | | X:\$FFFF88 | TIMER 1 COUNT REGISTER (TCR1) | | | X:\$FFFF87 | TIMER 2 CONTROL/STATUS REGISTER (TCSR2) | | | X:\$FFFF86 | TIMER 2 LOAD REGISTER (TLR2) | | | X:\$FFFF85 | TIMER 2 COMPARE REGISTER (TCPR2) | | | X:\$FFFF84 | TIMER 2 COUNT REGISTER (TCR2) | | | X:\$FFFF83 | TIMER PRESCALER LOAD REGISTER (TPLR) | | | X:\$FFFF82 | TIMER PRESCALER COUNT REGISTER (TPCR) | | | X:\$FFFF81 | Reserved | | | X:\$FFFF80 | Reserved | | ESAI MUX PIN | Y:\$FFFAF | MUX PIN CONTROL REGISTER (EMUXR) | | CONTROL | Y:\$FFFAE | Reserved | | | Y:\$FFFFAD | Reserved | 3-16 Freescale Semiconductor ## Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|---------------------------------| | | Y:\$FFFFAC | Reserved | | | Y:\$FFFFAB | Reserved | | | Y:\$FFFAA | Reserved | | | Y:\$FFFFA9 | Reserved | | | Y:\$FFFFA8 | Reserved | | | Y:\$FFFFA7 | Reserved | | | Y:\$FFFFA6 | Reserved | | | Y:\$FFFFA5 | Reserved | | | Y:\$FFFFA4 | Reserved | | | Y:\$FFFFA3 | Reserved | | | Y:\$FFFFA2 | Reserved | | | Y:\$FFFFA1 | Reserved | | | Y:\$FFFFA0 | Reserved | | PORT E | Y:\$FFFF9F | PORT E CONTROL REGISTER (PCRE) | | | Y:\$FFFF9E | PORT E DIRECTION REGISTER(PPRE) | | | Y:\$FFFF9D | PORT E GPIO DATA REGISTER(PDRE) | ### Internal I/O Memory Map Table 3-4 Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | | | | | |------------|------------|-------------------------------------------------|--|--|--|--| | ESAI_1 | Y:\$FFF9C | ESAI_1 RECEIVE SLOT MASK REGISTER B (RSMB_1) | | | | | | | Y:\$FFFF9B | ESAI_1 RECEIVE SLOT MASK REGISTER A (RSMA_1) | | | | | | | Y:\$FFF9A | ESAI_1 TRANSMIT SLOT MASK REGISTER B (TSMB_1) | | | | | | | Y:\$FFFF99 | ESAI_1 TRANSMIT SLOT MASK REGISTER A (TSMA_1) | | | | | | | Y:\$FFFF98 | ESAI_1 RECEIVE CLOCK CONTROL REGISTER (RCCR_) | | | | | | | Y:\$FFFF97 | ESAI_1 RECEIVE CONTROL REGISTER (RCR_1) | | | | | | | Y:\$FFFF96 | ESAI_1 TRANSMIT CLOCK CONTROL REGISTER (TCCR_1) | | | | | | | Y:\$FFFF95 | ESAI_1 TRANSMIT CONTROL REGISTER (TCR_1) | | | | | | | Y:\$FFFF94 | ESAI_1 COMMON CONTROL REGISTER (SAICR_1) | | | | | | | Y:\$FFFF93 | ESAI_1 STATUS REGISTER (SAISR_1) | | | | | | | Y:\$FFFF92 | Reserved | | | | | | | Y:\$FFFF91 | Reserved | | | | | | | Y:\$FFFF90 | Reserved | | | | | | | Y:\$FFFF8F | Reserved | | | | | | | Y:\$FFF8E | Reserved | | | | | | | Y:\$FFF8D | Reserved | | | | | | | Y:\$FFF8C | Reserved | | | | | | | Y:\$FFF8B | ESAI_1 RECEIVE DATA REGISTER 3 (RX3_1) | | | | | | | Y:\$FFFF8A | ESAI_1 RECEIVE DATA REGISTER 2 (RX2_1) | | | | | | | Y:\$FFFF89 | ESAI_1 RECEIVE DATA REGISTER 1 (RX1_1) | | | | | | | Y:\$FFFF88 | ESAI_1 RECEIVE DATA REGISTER 0 (RX0_1) | | | | | | | Y:\$FFFF87 | Reserved | | | | | | | Y:\$FFFF86 | ESAI_1 TIME SLOT REGISTER (TSR_1) | | | | | | | Y:\$FFFF85 | ESAI_1 TRANSMIT DATA REGISTER 5 (TX5_1) | | | | | | | Y:\$FFFF84 | ESAI_1 TRANSMIT DATA REGISTER 4 (TX4_1) | | | | | | | Y:\$FFFF83 | ESAI_1 TRANSMIT DATA REGISTER 3 (TX3_1) | | | | | | | Y:\$FFFF82 | ESAI_1 TRANSMIT DATA REGISTER 2 (TX2_1) | | | | | | | Y:\$FFFF81 | ESAI_1 TRANSMIT DATA REGISTER 1 (TX1_1) | | | | | | | Y:\$FFFF80 | ESAI_1 TRANSMIT DATA REGISTER 0 (TX0_1) | | | | | 3-18 Freescale Semiconductor # 4 Core Configuration ## 4.1 Introduction This chapter contains DSP56300 core configuration information details specific to the DSP56366. These include the following: - Operating modes - Bootstrap program - Interrupt sources and priorities - DMA request sources - OMR - PLL control register - AA control registers - JTAG BSR For more information on specific registers or modules in the DSP56300 core, refer to the *DSP56300 Family Manual* (DSP56300FM). # 4.2 Operating Mode Register (OMR) Refer to the *DSP56300 Family Manual*, Freescale publication DSP56300FM for a description of the OMR bits. #### **Operating Mode Register (OMR)** Table 4-1 Operating Mode Register (OMR) | scs | | | | | | | | ЕОМ | | | | | | | | СОМ | | | | | | | | |-----|--------------------------------|---------------------------------|--------|---------|------------------------------|------------------------------------|----------------------------|--------|---------------------------|------|--------------------------------|-----------------|--------------------|-----------------------|--------------------|-----|--------|---------|-------|--------|----|----|----| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PEN | MSW | 1:0 | SEN | WRP | EOV | EUN | XYS | ATE | APD | ABE | BRT | TAS | BE | CDP1 | :0 | MS | SD | | EBD | MD | МС | МВ | MA | | PEN | PEN - Patch Enable | | | | ATE - Address Tracing Enable | | | | | MS | MS - Master memory Switch Mode | | | | de | | | | | | | | | | MSW | W1 - Memory switch mode 1 | | | | | APD - Address Priority Disable | | | | | | SD - Stop Delay | | | | | | | | | | | | | MSW | 0 | - Memory switch mode 0 | | | | ABE - Asyn. Bus Arbitration Enable | | | | | | | | | | | | | | | | | | | SEN | | - Sta | ck Ext | ension | Enab | le | | BRT | BRT - Bus Release Timing | | | | | | EBD | | - Exte | ernal I | Bus D | isable | | | | | WRP | | - Exte | ended | Stack | Wrap | Flag | | TAS | S - TA Synchronize Select | | | | | MD - Operating Mode D | | | | | | | | | | | EOV | | - Exte | ended | Stack | Overf | low Fl | lag | BE | E - Burst Mode Enable | | | | МС | | - Operating Mode C | | | | | | | | | | EUN | | - Extended Stack Underflow Flag | | | Flag | CDP <sup>-</sup> | CDP1 - Core-Dma Priority 1 | | | | МВ | | - Operating Mode B | | | | | | | | | | | | XYS | - Stack Extension Space Select | | | CDP | DP0 - Core-Dma Priority 0 | | | | MA | | - Ope | erating | g Mod | e A | | | | | | | | | | | | - Res | erved | bit. F | Read as | s zero | , shou | ld be | writte | n with | zero | for fut | ure co | mpati | bility | | | | | | | | | | # 4.2.1 Asynchronous Bus Arbitration Enable (ABE) - Bit 13 The asynchronous bus arbitration mode is activated by setting the ABE bit in the OMR register. Hardware reset clears the ABE bit. # 4.2.2 Address Attribute Priority Disable (APD) - Bit 14 The Address Attribute Priority Disable (APD) bit is used to turn off the address attribute priority mechanism. When this bit is set, more than one address attribute pin AA/RAS(2:0) may be simultaneously asserted according to its AAR settings. The APD bit is cleared by hardware reset. # 4.2.3 Address Tracing Enable (ATE) - Bit 15 The Address Tracing Enable (ATE) bit is used to turn on Address Tracing (AT) Mode. When the AT Mode is enabled, the DSP56300 Core reflects the addresses of internal fetches and program space moves (MOVEM) to the Address Bus (A0-A17), if the Address Bus is not needed by the DSP56300 Core for external accesses. The ATE bit is cleared on hardware reset. # 4.2.4 Patch Enable (PEN) - Bit 23 The Patch Enable function is used for patching Program ROM locations. i.e. to replace during program execution, the contents of the Program ROM. This is done by using the Instruction Cache to supply the instruction word instead of the Program ROM. The Patch Enable function is activated by setting bit 23 (PEN) in the OMR Register. The PEN bit is cleared by hardware reset. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 4-2 Freescale Semiconductor #### **Operating Mode Register (OMR)** The Instruction Cache should be initialized with the new instructions according to the following procedure: These steps should be executed from external memory or by download via host interface: - 1. Set Cache Enable = 1 - 2. Set Patch Enable = 1 - 3. Initialize TAGs to different values by unlock eight different external sectors - 4. Lock the PATCH sector(s) - 5. Move new code to locked sector(s), to the addresses that should be replaced - 6. Start regular PROM program ``` ; ********************************** PATCH initialization example ************************** 132,55,0,0,0 page nolist INCLUDE "ioequ.asm" INCLUDE "intequ.asm" list START equ $100 ; main program starting address PATCH OFSET 128 ; patch offset equ M PAE 23 ; Patch Enable equ M PROMS $ffafec equ ; ROM area Start M PROME $ffafff ; ROM area End equ P:START org move #M PROMS, r0 bset #M CE,sr ; CacheEnable = 1 bset #M PAE, omr ; PatchEnable = 1 #$800000,r1 ; any external address move ; 128 for 1K ICACHE, sector size move #128,n1 move #(M PROMS+PATCH OFSET),r2 dup punlock (r1) + n1 ; initialize TAGs to different ; values endm ; lock patch's sector plock (r2) ; (start/mid/end) #PATCH DATA START, r1 move replace ROM code by PATCH ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 4-3 #### **Operating Modes** ``` ; do #(PATCH DATA END-PATCH DATA START+1), PATCH LOOP p:(r1)+,x0 movem x0,p:(r2)+ movem ; Do-loop restriction nop PATCH LOOP ; start ROM code execution jsr #M PROMS ENDTEST ENDTEST jmp nop nop nop nop ; ; patch data PATCH DATA START move #5,m0 #6,m1 move move #7,m2 PATCH DATA END ******************* ``` # 4.3 Operating Modes The operating modes are defined as shown in Table 4-2. The operating modes are latched from MODA, MODB, MODC and MODD pins during reset. Each operating mode is briefly described below. Except for modes 0 and 8, the operation of all other modes is defined by the Bootstrap ROM source code in Appendix A, "Bootstrap ROM Contents". MOD MOD MOD MOD Reset Mode **Description** D С В Α Vector 0 0 0 0 0 \$C00000 Expanded mode 0 0 0 1 \$FF0000 1 Bootstrap from byte-wide memory 2 0 0 0 1 \$FF0000 Jump to PROM starting address 3 0 0 1 1 \$FF0000 Reserved 4 0 1 0 0 \$FF0000 Reserved 5 0 1 0 1 \$FF0000 Bootstrap from SHI (slave SPI mode) Table 4-2 DSP56366 Operating Modes DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 4-4 Freescale Semiconductor | Mode | MOD<br>D | MOD<br>C | MOD<br>B | MOD<br>A | Reset<br>Vector | Description | | | | | |------|----------|----------|----------|----------|-----------------|----------------------------------------------------------------------------------|--|--|--|--| | 6 | 0 | 1 | 1 | 0 | \$FF0000 | Bootstrap from SHI (slave I <sup>2</sup> C mode) (HCKFR=1, 100ns filter enabled) | | | | | | 7 | 0 | 1 | 1 | 1 | \$FF0000 | Bootstrap from SHI (slave I <sup>2</sup> C mode)(HCKR=0) | | | | | | 8 | 1 | 0 | 0 | 0 | \$008000 | Expanded mode | | | | | | 9 | 1 | 0 | 0 | 1 | \$FF0000 | Reserved for Burn-in testing | | | | | | Α | 1 | 0 | 1 | 0 | \$FF0000 | Reserved | | | | | | В | 1 | 0 | 1 | 1 | \$FF0000 | Reserved | | | | | | С | 1 | 1 | 0 | 0 | \$FF0000 | HDI08 Bootstrap in ISA Mode | | | | | | D | 1 | 1 | 0 | 1 | \$FF0000 | HDI08 Bootstrap in HC11 non-multiplexed mode | | | | | | Е | 1 | 1 | 1 | 0 | \$FF0000 | HDI08 Bootstrap in 8051 multiplexed bus mode | | | | | | F | 1 | 1 | 1 | 1 | \$FF0000 | HDI08 Bootstrap in 68302 bus mode | | | | | ### Table 4-3 DSP56366 Mode Descriptions - **Mode 0** The DSP starts fetching instructions beginning at address \$C00000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected. Address \$C00000 is reflected as address \$00000 on Port A pins A0-A17. - Mode 1 The bootstrap program loads instructions through Port A from external byte-wide memory, connected to the least significant byte of the data bus (bits 7-0), and starting at address P:\$D00000. The bootstrap code expects to read 3 bytes specifying the number of program words, 3 bytes specifying the address to start loading the program words and then 3 bytes for each program word to be loaded. The number of words, the starting address and the program words are read least significant byte first followed by the mid and then by the most significant byte. The program words will be stored in contiguous PRAM memory locations starting at the specified starting address. After reading the program words, program execution starts from the same address where loading started. The SRAM memory access type is selected by the values in Address Attribute Register 1 (AAR1), with 31 wait states for each memory access. Address \$D00000 is reflected as address \$00000 on Port A pins A0-A17. - **Mode 2** The DSP starts fetching instructions from the starting address of the on-chip Program ROM. - Mode 3 Reserved. - Mode 4 Reserved. - Mode 5 In this mode, the internal PRAM is loaded from the Serial Host Interface (SHI). The SHI operates in the SPI slave mode, with 24-bit word width. The bootstrap code expects to read a 24-bit word specifying the number of program words, a 24-bit word specifying the address to start loading the program words and then a 24-bit word for each program word to be loaded. The program words will be stored in contiguous PRAM memory locations starting at the specified starting address. After reading the program words, program execution starts from the same address where loading started. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 4-5 #### **Interrupt Priority Registers** #### Table 4-3 DSP56366 Mode Descriptions - **Mode 6** Same as Mode 5 except SHI interface operates in the I<sup>2</sup>C slave mode with HCKFR set to 1 and the 100ns filter enabled. - **Mode 7** Same as Mode 5 except SHI interface operates in the I<sup>2</sup>C slave mode with HCKFR set to 0. - **Mode 8** The DSP starts fetching instructions beginning at address \$008000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected. - Mode 9 Reserved. Used for Burn-In testing. - Mode A Reserved. - Mode B Reserved. - Mode C Instructions are loaded through the HDI08, which is configured to interface with an ISA bus. The HOST ISA bootstrap code expects to read a 24-bit word specifying the number of program words, a 24-bit word specifying the address to start loading the program words and then a 24-bit word for each program word to be loaded. The program words will be stored in contiguous PRAM memory locations starting at the specified starting address. After reading the program words, program execution starts from the same address where loading started. The Host Interface bootstrap load program may be stopped by setting the Host Flag 0 (HF0). This will start execution of the loaded program from the specified starting address. - Mode D As in Mode C, but HDI08 is set for interfacing to Freescale HC11 microcontroller in non-multiplexed mode - Mode E As in Mode C, but HDI08 is set for interfacing to Intel 8051 multiplexed bus - Mode F As in Mode C, but HDI08 is set for interfacing to Freescale 68302 bus. # 4.4 Interrupt Priority Registers There are two interrupt priority registers in the DSP56366: - 1. IPR-C is dedicated for DSP56300 Core interrupt sources. - 2. IPR-P is dedicated for DSP56366 peripheral interrupt sources. The interrupt priority registers are shown in Figure 4-1 and Figure 4-2. The Interrupt Priority Level bits are defined in Table 4-4. The interrupt vectors are shown in Table 4-6 and the interrupt priorities are shown in Table 4-5. **Table 4-4 Interrupt Priority Level Bits** | IPL | bits | Interrupts | Interrupt<br>Priority | | | |------|------|------------|-----------------------|--|--| | xxL1 | xxL0 | Enabled | Level | | | | 0 | 0 | No | _ | | | | 0 | 1 | Yes | 0 | | | | 1 | 0 | Yes | 1 | | | | 1 | 1 | Yes | 2 | | | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 4-6 Freescale Semiconductor Figure 4-1 Interrupt Priority Register P Figure 4-2 Interrupt Priority Register C ### **Interrupt Priority Registers** Table 4-5 Interrupt Sources Priorities Within an IPL | Priority | Interrupt Source | |---------------------------|------------------------------------------| | Level 3 (Nonmaskable) | | | Highest | Hardware RESET | | | Stack Error | | | Illegal Instruction | | | Debug Request Interrupt | | | Trap | | Lowest | Non-Maskable Interrupt | | Levels 0, 1, 2 (Maskable) | | | Highest | ĪRQĀ (External Interrupt) | | | ĪRQB (External Interrupt) | | | IRQC (External Interrupt) | | | IRQD (External Interrupt) | | | DMA Channel 0 Interrupt | | | DMA Channel 1 Interrupt | | | DMA Channel 2 Interrupt | | | DMA Channel 3 Interrupt | | | DMA Channel 4 Interrupt | | | DMA Channel 5 Interrupt | | | ESAI Receive Data with Exception Status | | | ESAI Receive Even Data | | | ESAI Receive Data | | | ESAI Receive Last Slot | | | ESAI Transmit Data with Exception Status | | | ESAI Transmit Last Slot | | | ESAI Transmit Even Data | | | ESAI Transmit Data | | | SHI Bus Error | | | SHI Receive Overrun Error | | | SHI Transmit Underrun Error | 4-8 Freescale Semiconductor Table 4-5 Interrupt Sources Priorities Within an IPL (continued) | Priority | Interrupt Source | |----------|--------------------------------------------| | | SHI Receive FIFO Full | | | SHI Transmit Data | | | SHI Receive FIFO Not Empty | | | HOST Command Interrupt | | | HOST Receive Data Interrupt | | | HOST Transmit Data Interrupt | | | DAX Transmit Underrun Error | | | DAX Block Transferred | | | DAX Transmit Register Empty | | | TIMER0 Overflow Interrupt | | | TIMER0 Compare Interrupt | | | TIMER1 Overflow Interrupt | | | TIMER1 Compare Interrupt | | | TIMER2 Overflow Interrupt | | | TIMER2 Compare Interrupt | | | ESAI_1 Receive Data with Exception Status | | | ESAI_1 Receive Even Data | | | ESAI_1 Receive Data | | | ESAI_1 Receive Last Slot | | | ESAI_1 Transmit Data with Exception Status | | | ESAI_1 Transmit Last Slot | | | ESAI_1 Transmit Even Data | | Lowest | ESAI_1 Transmit Data | Freescale Semiconductor 4-9 ### **Interrupt Priority Registers** Table 4-6 DSP56366 Interrupt Vectors | Interrupt<br>Starting Address | Interrupt Priority<br>Level Range | Interrupt Source | |-------------------------------|-----------------------------------|----------------------------------------------| | VBA:\$00 | 3 | Hardware RESET | | VBA:\$02 | 3 | Stack Error | | VBA:\$04 | 3 | Illegal Instruction | | VBA:\$06 | 3 | Debug Request Interrupt | | VBA:\$08 | 3 | Trap | | VBA:\$0A | 3 | Non-Maskable Interrupt (NMI) | | VBA:\$0C | 3 | Reserved For Future Level-3 Interrupt Source | | VBA:\$0E | 3 | Reserved For Future Level-3 Interrupt Source | | VBA:\$10 | 0 - 2 | IRQA | | VBA:\$12 | 0 - 2 | IRQB | | VBA:\$14 | 0 - 2 | IRQC | | VBA:\$16 | 0 - 2 | IRQD | | VBA:\$18 | 0 - 2 | DMA Channel 0 | | VBA:\$1A | 0 - 2 | DMA Channel 1 | | VBA:\$1C | 0 - 2 | DMA Channel 2 | | VBA:\$1E | 0 - 2 | DMA Channel 3 | | VBA:\$20 | 0 - 2 | DMA Channel 4 | | VBA:\$22 | 0 - 2 | DMA Channel 5 | | VBA:\$24 | 0 - 2 | Reserved | | VBA:\$26 | 0 - 2 | Reserved | | VBA:\$28 | 0 - 2 | DAX Underrun Error | | VBA:\$2A | 0 - 2 | DAX Block Transferred | | VBA:\$2C | 0 - 2 | Reserved | | VBA:\$2E | 0 - 2 | DAX Audio Data Empty | | VBA:\$30 | 0 - 2 | ESAI Receive Data | | VBA:\$32 | 0 - 2 | ESAI Receive Even Data | | VBA:\$34 | 0 - 2 | ESAI Receive Data With Exception Status | | VBA:\$36 | 0 - 2 | ESAI Receive Last Slot | | VBA:\$38 | 0 - 2 | ESAI Transmit Data | | VBA:\$3A | 0 - 2 | ESAI Transmit Even Data | | VBA:\$3C | 0 - 2 | ESAI Transmit Data with Exception Status | | VBA:\$3E | 0 - 2 | ESAI Transmit Last Slot | | VBA:\$40 | 0 - 2 | SHI Transmit Data | | VBA:\$42 | 0 - 2 | SHI Transmit Underrun Error | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 4-10 Freescale Semiconductor Table 4-6 DSP56366 Interrupt Vectors (continued) | Interrupt<br>Starting Address | Interrupt Priority<br>Level Range | Interrupt Source | |-------------------------------|-----------------------------------|--------------------------------------------| | VBA:\$44 | 0 - 2 | SHI Receive FIFO Not Empty | | VBA:\$46 | 0 - 2 | Reserved | | VBA:\$48 | 0 - 2 | SHI Receive FIFO Full | | VBA:\$4A | 0 - 2 | SHI Receive Overrun Error | | VBA:\$4C | 0 - 2 | SHI Bus Error | | VBA:\$4E | 0 - 2 | Reserved | | VBA:\$50 | 0 - 2 | Reserved | | VBA:\$52 | 0 - 2 | Reserved | | VBA:\$54 | 0 - 2 | TIMER0 Compare | | VBA:\$56 | 0 - 2 | TIMER0 Overflow | | VBA:\$58 | 0 - 2 | TIMER1 Compare | | VBA:\$5A | 0 - 2 | TIMER1 Overflow | | VBA:\$5C | 0 - 2 | TIMER2 Compare | | VBA:\$5E | 0 - 2 | TIMER2 Overflow | | VBA:\$60 | 0 - 2 | Host Receive Data Full | | VBA:\$62 | 0 - 2 | Host Transmit Data Empty | | VBA:\$64 | 0 - 2 | Host Command (Default) | | VBA:\$66 | 0 - 2 | Reserved | | VBA:\$68 | 0 - 2 | Reserved | | VBA:\$6A | 0 - 2 | Reserved | | VBA:\$6C | 0 - 2 | Reserved | | VBA:\$6E | 0 - 2 | Reserved | | VBA:\$70 | 0 - 2 | ESAI_1 Receive Data | | VBA:\$72 | 0 - 2 | ESAI_1 Receive Even Data | | VBA:\$74 | 0 - 2 | ESAI_1 Receive Data With Exception Status | | VBA:\$76 | 0 - 2 | ESAI_1 Receive Last Slot | | VBA:\$78 | 0 - 2 | ESAI_1 Transmit Data | | VBA:\$7A | 0 - 2 | ESAI_1 Transmit Even Data | | VBA:\$7C | 0 - 2 | ESAI_1 Transmit Data with Exception Status | | VBA:\$7E | 0 - 2 | ESAI_1 Transmit Last Slot | | VBA:\$80 | 0 - 2 | Reserved | | : | : | : | | VBA:\$FE | 0 - 2 | Reserved | Freescale Semiconductor 4-11 #### **DMA Request Sources** # 4.5 DMA Request Sources The DMA Request Source bits (DRS0-DRS4 bits in the DMA Control/Status registers) encode the source of DMA requests used to trigger the DMA transfers. The DMA request sources may be the internal peripherals or external devices requesting service through the $\overline{IRQA}$ , $\overline{IRQB}$ , $\overline{IRQC}$ and $\overline{IRQD}$ pins. The DMA Request Sources are shown in Table 4-7. **Table 4-7 DMA Request Sources** | DMA Request Source Bits<br>DRS4DRS0 | Requesting Device | |-------------------------------------|----------------------------------| | 00000 | External (ĪRQĀ pin) | | 00001 | External (IRQB pin) | | 00010 | External (IRQC pin) | | 00011 | External (IRQD pin) | | 00100 | Transfer Done from DMA channel 0 | | 00101 | Transfer Done from DMA channel 1 | | 00110 | Transfer Done from DMA channel 2 | | 00111 | Transfer Done from DMA channel 3 | | 01000 | Transfer Done from DMA channel 4 | | 01001 | Transfer Done from DMA channel 5 | | 01010 | DAX Transmit Data | | 01011 | ESAI Receive Data (RDF=1) | | 01100 | ESAI Transmit Data (TDE=1) | | 01101 | SHI HTX Empty | | 01110 | SHI FIFO Not Empty | | 01111 | SHI FIFO Full | | 10000 | HDI08 Receive Data | | 10001 | HDI08 Transmit Data | | 10010 | TIMER0 (TCF=1) | | 10011 | TIMER1 (TCF=1) | | 10100 | TIMER2 (TCF=1) | | 10101 | ESAI_1 Receive Data (RDF=1) | | 10110 | ESAI_1 Transmit Data (TDE=1) | | 10111-11111 | Reserved | 4-12 Freescale Semiconductor ## 4.6 PLL Initialization ## 4.6.1 PLL Multiplication Factor (MF0-MF11) The DSP56366 PLL multiplication factor is set to 6 during hardware reset, i.e. the Multiplication Factor Bits MF0-MF11 in the PLL Control Register (PCTL) are set to \$005. # 4.6.2 PLL Pre-Divider Factor (PD0-PD3) The DSP56366 PLL Pre-Divider factor is set to 1 during hardware reset, i.e. the Pre-Divider Factor Bits PD0-PD3 in the PLL Control Register (PCTL) are set to \$0. ## 4.6.3 Crystal Range Bit (XTLR) The Crystal Range (XTLR) bit controls the on-chip crystal oscillator transconductance. The on-chip crystal oscillator is not used on the DSP56366 since no XTAL pin is available. The XTLR bit is set to zero during hardware reset in the DSP56366. ## 4.6.4 XTAL Disable Bit (XTLD) The XTAL Disable Bit (XTLD) is set to 1 (XTAL disabled) during hardware reset in the DSP56366. # 4.7 Device Identification (ID) Register The Device Identification Register (IDR) is a 24 bit read only factory programmed register used to identify the different DSP56300 core-based family members. This register specifies the derivative number and revision number. This information may be used in testing or by software. Table 4-8 shows the ID register configuration. 23 16 15 12 11 0 Reserved Revision Number Derivative Number \$00 \$0 \$366 **Table 4-8 Identification Register Configuration** # 4.8 JTAG Identification (ID) Register The JTAG Identification (ID) Register is a 32 bit, read only thought JTAG, factory programmed register used to distinguish the component on a board according to the IEEE 1149.1 standard. Table 4-9 shows the JTAG ID register configuration. Table 4-9 JTAG Identification Register Configuration | 31 | | 28 | 27 | 22 | 21 | 12 | 11 | 1 | 0 | |----|------------------------|----|----|-----------------------|----|--------------------|----|--------------------------|---| | | Version<br>Information | ١ | | stomer Part<br>Number | | Sequence<br>Number | | Manufacturer<br>Identity | 1 | | | 0000 | | | 000111 | | 0001001111 | | 00000001110 | 1 | # 4.9 JTAG Boundary Scan Register (BSR) The boundary scan register (BSR) in the DSP56366 JTAG implementation contains bits for all device signal and clock pins and associated control signals. All bidirectional pins have a single register bit in the boundary scan register for pin data, and are controlled by an associated control bit in the boundary scan register. The boundary scan register bit definitions are described in Table 4-10. Table 4-10 DSP56366 BSR Bit Definition | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|---------------|--------------|------------------| | 0 | SDO4_1/SDI1_1 | _ | Control | | 1 | SDO4_1/SDI1_1 | Input/Output | Data | | 2 | IRQA | Input | Data | | 3 | IRQB | Input | Data | | 4 | IRQC | Input | Data | | 5 | IRQD | Input | Data | | 6 | D23 | Input/Output | Data | | 7 | D22 | Input/Output | Data | | 8 | D21 | Input/Output | Data | | 9 | D20 | Input/Output | Data | | 10 | D19 | Input/Output | Data | | 11 | D18 | Input/Output | Data | | 12 | D17 | Input/Output | Data | | 13 | D16 | Input/Output | Data | | 14 | D15 | Input/Output | Data | | 15 | D[23:13] | _ | Control | | 16 | D14 | Input/Output | Data | | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|---------------|--------------|------------------| | 76 | FST_1 | _ | Control | | 77 | FST_1 | Input/Output | Data | | 78 | SDO5_1/SDI0_1 | | Control | | 79 | SDO5_1/SDI0_1 | Input/Output | Data | | 80 | RES | Input | Data | | 81 | HAD0 | _ | Control | | 82 | HAD0 | Input/Output | Data | | 83 | HAD1 | _ | Control | | 84 | HAD1 | Input/Output | Data | | 85 | HAD2 | _ | Control | | 86 | HAD2 | Input/Output | Data | | 87 | HAD3 | _ | Control | | 88 | HAD3 | Input/Output | Data | | 89 | HAD4 | _ | Control | | 90 | HAD4 | Input/Output | Data | | 91 | HAD5 | _ | Control | | 92 | HAD5 | Input/Output | Data | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 4-14 Freescale Semiconductor Table 4-10 DSP56366 BSR Bit Definition (continued) | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|----------|--------------|------------------| | 17 | D13 | Input/Output | Data | | 18 | D12 | Input/Output | Data | | 19 | D11 | Input/Output | Data | | 20 | D10 | Input/Output | Data | | 21 | D9 | Input/Output | Data | | 22 | D8 | Input/Output | Data | | 23 | D7 | Input/Output | Data | | 24 | D6 | Input/Output | Data | | 25 | D5 | Input/Output | Data | | 26 | D4 | Input/Output | Data | | 27 | D3 | Input/Output | Data | | 28 | D[12:0] | _ | Control | | 29 | D2 | Input/Output | Data | | 30 | D1 | Input/Output | Data | | 31 | D0 | Input/Output | Data | | 32 | A17 | Output3 | Data | | 33 | A16 | Output3 | Data | | 34 | A15 | Output3 | Data | | 35 | A[17:9] | _ | Control | | 36 | A14 | Output3 | Data | | 37 | A13 | Output3 | Data | | 38 | A12 | Output3 | Data | | 39 | A11 | Output3 | Data | | 40 | A10 | Output3 | Data | | 41 | A9 | Output3 | Data | | 42 | A8 | Output3 | Data | | | Dit Deminion (Gentinaea) | | | |----------|--------------------------|--------------|------------------| | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | | 93 | HAD6 | _ | Control | | 94 | HAD6 | Input/Output | Data | | 95 | HAD7 | _ | Control | | 96 | HAD7 | Input/Output | Data | | 97 | HAS/A0 | _ | Control | | 98 | HAS/A0 | Input/Output | Data | | 99 | HA8/A1 | _ | Control | | 100 | HA8/A1 | Input/Output | Data | | 101 | HA9/A2 | _ | Control | | 102 | HA9/A2 | Input/Output | Data | | 103 | HCS/A10 | _ | Control | | 104 | HCS/A10 | Input/Output | Data | | 105 | TIO0 | _ | Control | | 106 | TIO0 | Input/Output | Data | | 107 | ACI | _ | Control | | 108 | ACI | Input/Output | Data | | 109 | ADO | _ | Control | | 110 | ADO | Input/Output | Data | | 111 | HREQ/HTRQ | _ | Control | | 112 | HREQ/HTRQ | Input/Output | Data | | 113 | HACK/RRQ | _ | Control | | 114 | HACK/RRQ | Input/Output | Data | | 115 | HRW/RD | _ | Control | | 116 | HRW/RD | Input/Output | Data | | 117 | HDS/WR | _ | Control | | 118 | HDS/WR | Input/Output | Data | Freescale Semiconductor 4-15 Table 4-10 DSP56366 BSR Bit Definition (continued) | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|----------|--------------|------------------| | 43 | A7 | Output3 | Data | | 44 | A6 | Output3 | Data | | 45 | A[8:0] | _ | Control | | 46 | A5 | Output3 | Data | | 47 | A4 | Output3 | Data | | 48 | A3 | Output3 | Data | | 49 | A2 | Output3 | Data | | 50 | A1 | Output3 | Data | | 51 | A0 | Output3 | Data | | 52 | BG | Input | Data | | 53 | AA0 | _ | Control | | 54 | AA0 | Output3 | Data | | 55 | AA1 | _ | Control | | 56 | AA1 | Output3 | Data | | 57 | RD | Output3 | Data | | 58 | WR | Output3 | Data | | 59 | ВВ | _ | Control | | 60 | ВВ | Input/Output | Data | | 61 | BR | Output2 | Data | | 62 | TA | Input | Data | | 63 | PINIT | Input | Data | | 64 | SCKR_1 | | Control | | 65 | SCKR_1 | Input/Output | Data | | 66 | FSR_1 | | Control | | 67 | FSR_1 | Input/Output | Data | | 68 | RD,WR | _ | Control | | Dit Delimition (Gentinaea) | | | <b>r</b> | |----------------------------|-----------|--------------|------------------| | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | | 119 | HSCKR | _ | Control | | 120 | HSCKR | Input/Output | Data | | 121 | HSCKT | _ | Control | | 122 | HSCKT | Input/Output | Data | | 123 | SCKR | _ | Control | | 124 | SCKR | Input/Output | Data | | 125 | SCKT | _ | Control | | 126 | SCKT | Input/Output | Data | | 127 | FSR | _ | Control | | 128 | FSR | Input/Output | Data | | 129 | FST | _ | Control | | 130 | FST | Input/Output | Data | | 131 | SDO5/SDI0 | _ | Control | | 132 | SDO5/SDI0 | Input/Output | Data | | 133 | SDO4/SDI1 | _ | Control | | 134 | SDO4/SDI1 | Input/Output | Data | | 135 | SDO3/SDI2 | _ | Control | | 136 | SDO3/SDI2 | Input/Output | Data | | 137 | SDO2/SDI3 | _ | Control | | 138 | SDO2/SDI3 | Input/Output | Data | | 139 | SDO1 | _ | Control | | 140 | SDO1 | Input/Output | Data | | 141 | SDO0 | _ | Control | | 142 | SDO0 | Input/Output | Data | | 143 | HREQ | _ | Control | | 144 | HREQ | Input/Output | Data | 4-16 Freescale Semiconductor ## Table 4-10 DSP56366 BSR Bit Definition (continued) | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|----------|--------------|------------------| | 69 | EXTAL | Input | Data | | 70 | SCKT_1 | _ | Control | | 71 | SCKT_1 | Input/Output | Data | | 72 | CAS | _ | Control | | 73 | CAS | Output3 | Data | | 74 | AA2 | _ | Control | | 75 | AA2 | Output3 | Data | | Bit<br># | Pin Name | Pin Type | BSR Cell<br>Type | |----------|----------|--------------|------------------| | 145 | SS | Input | Data | | 146 | SCK/SCL | _ | Control | | 147 | SCK/SCL | Input/Output | Data | | 148 | MISO/SDA | _ | Control | | 149 | MISO/SDA | Input/Output | Data | | 150 | MOSI/HA0 | _ | Control | | 151 | MOSI/HA0 | Input/Output | Data | # **NOTES** # 5 General Purpose Input/Output ### 5.1 Introduction The DSP56362 provides up to 37 bidirectional signals that can be configured as GPIO signals or as peripheral dedicated signals. No dedicated GPIO signals are provided. All of these signals are GPIO by default after reset. The techniques for register programming for all GPIO functionality is very similar between these interfaces. This section describes how signals may be used as GPIO. # 5.2 Programming Model The signals description section of this manual describes the special uses of these signals in detail. There are five groups of these signals which can be controlled separately or as groups: - Port B: up to 16 GPIO signals (shared with the HDI08 signals) - Port C: 12 GPIO signals (shared with the ESAI signals) - Port D: two GPIO signals (shared with the DAX signals) - Port E: 10 GPIO signals (shared with the ESAI 1 signals) - Timer: one GPIO signal (shared with the timer/event counter signal) # 5.2.1 Port B Signals and Registers When HDI08 is disabled, all 16 HDI08 signals can be used as GPIO. When HDI08 is enabled, five (HA8, HA9, HCS, HOREQ, and HACK) of the 16 port B signals, if not used as a HDI08 signal, can be configured as GPIO signals. The GPIO functionality of port B is controlled by three registers: host port control register (HPCR), host port GPIO data register (HDR), and host port GPIO direction register (HDDR). These registers are described in Section 6, "Host Interface (HDI08)" of this document. # 5.2.2 Port C Signals and Registers Each of the 12 port C signals not used as an ESAI signal can be configured individually as a GPIO signal. The GPIO functionality of port C is controlled by three registers: port C control register (PCRC), port C direction register (PRRC), and port C data register (PDRC). These registers are described in Section 8, "Enhanced Serial AUDIO Interface (ESAI)". # 5.2.3 Port D Signals and Registers Each of the two Port D signals not used as a DAX signal can be configured individually as a GPIO signal. The GPIO functionality of Port D is controlled by three registers: Port D control register (PCRD), Port D direction register (PRRD) and Port D data register (PDRD). These registers are described in Section 10, "Digital Audio Transmitter". Freescale Semiconductor 5-1 #### **Programming Model** #### **Port E Signals and Registers** 5.2.4 Port E has 10 signals, shared with the ESAI 1. Six of the ESAI 1 signals have their own pin, so each of the six signals, if not used as an ESAI 1 signal, can be configured individually as a GPIO signal. The other four ESAI 1 signals share pins with the ESAI. For these shared pins, if the pin is not being used by the ESAI, Port C and the ESAI 1, then it may be used as a Port E GPIO signal. The GPIO functionality of port E is controlled by three registers: port E control register (PCRE), port E direction register (PRRE), and port E data register (PDRE). These registers are described in Section 9, "Enhanced Serial Audio Interface 1 (ESAI 1)". #### **Timer/Event Counter Signals** 5.2.5 The timer/event counter signal (TIO), when not used as a timer signal can be configured as a GPIO signal. The signal is controlled by the appropriate timer control status register (TCSR). The register is described in Section 11, "Timer/ Event Counter". DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 5-2 Freescale Semiconductor # 6 Host Interface (HDI08) ### 6.1 Introduction The host interface (HDI08) is a byte-wide, full-duplex, double-buffered, parallel port that can be connected directly to the data bus of a host processor. The HDI08 supports a variety of buses and provides glueless connection with a number of industry standard microcomputers, microprocessors, DSPs and DMA hardware. The host bus can operate asynchronously to the DSP core clock, therefore the HDI08 registers are divided into 2 banks. The host register bank is accessible to the external host and the DSP register bank is accessible to the DSP core. The HDI08 supports three classes of interfaces: - Host processor/Microcontroller (MCU) connection interface - DMA controller interface - General purpose I/O (GPIO) port ### 6.2 HDI08 Features #### 6.2.1 Interface - DSP side - Mapping: - Registers are directly mapped into eight internal X data memory locations - Data Word: - 24-bit (native) data words are supported, as are 8-bit and 16-bit words - Transfer Modes: - DSP to Host - Host to DSP - Host Command - Handshaking Protocols: - Software polled - Interrupt driven - Core DMA accesses - Instructions: - Memory-mapped registers allow the standard MOVE instruction to be used to transfer data between the DSP and the external host. - Special MOVEP instruction provides for I/O service capability using fast interrupts. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-1 #### **HDI08 Features** — Bit addressing instructions (e.g. BCHG, BCLR, BSET, BTST, JCLR, JSCLR, JSET, JSSET) simplify I/O service routines. ### 6.2.2 Interface - Host Side - Sixteen signals are provided to support non-multiplexed or multiplexed buses: - H0-H7/HAD0-HAD7 Host data bus (H7-H0) **or** host multiplexed address/data bus (HAD0-HAD7) - HAS/HA0 - Address strobe (HAS) or Host address line HA0 - HA8/HA1 Host address line HA8 or Host address line HA1 - HA9/HA2 - Host address line HA9 or Host address line HA2 - HRW/HRD Read/write select (HRW) or Read Strobe (HRD) - HDS/HWR - Data Strobe (HDS) or Write Strobe (HWR) - HCS/HA10 Host chip select (HCS) or Host address line HA10 - HOREQ/HTRQ - Host request (HOREQ) or Host transmit request (HTRQ) - HACK/HRRO Host acknowledge (HACK) or Host receive request (HRRQ) - Mapping: - HDI08 registers are mapped into eight consecutive byte locations in the external host bus address space. - The HDI08 acts as a memory or IO-mapped peripheral for microprocessors, microcontrollers, etc. - Data Word: - 8-bit - Transfer Modes: - Mixed 8-bit, 16-bit and 24-bit data transfers - DSP to Host - Host to DSP - Host Command - Handshaking Protocols: - Software polled - Interrupt-driven (Interrupts are compatible with most processors, including the MC68000, 8051, HC11 and Hitachi H8). 6-2 Freescale Semiconductor - Cycle-stealing DMA with initialization - Dedicated Interrupts: - Separate interrupt lines for each interrupt source - Special host commands force DSP core interrupts under host processor control, which are useful for the following: - Real-Time Production Diagnostics - Debugging Window for Program Development - Host Control Protocols - Interface Capabilities: - Glueless interface (no external logic required) to the following: - Freescale HC11 - Hitachi H8 - 8051 family - Thomson P6 family - external DMA controllers - Minimal glue-logic (pullups, pulldowns) required to interface to the following: - ISA bus - Motorola 68K family - Intel X86 family. # 6.3 HDI08 Host Port Signals The host port signals are described in Section 2, "Signal/Connection Descriptions". If the Host Interface functionality is not required, the 16 pins may be defined as general purpose I/O pins PB0-PB15. When the HDI08 is in use, only five host port signals (HA8, HA9, HCS, HOREQ and HACK) may be individually programmed as GPIO pins if they are not needed for their HDI08 function. Summary of the HDI08 signals. Table 6-1 HDI08 Signal Summary | HDI08 Port Pin | Multiplexed address/data bus Mode | Non Multiplexed bus Mode | GPIO Mode | |----------------|-----------------------------------|--------------------------|-----------| | HAD0-HAD7 | HAD0-HAD7 | H0-H7 | PB0-PB7 | | HAS/HA0 | HAS/HAS | HA0 | PB8 | | HA8/HA1 | HA8 | HA1 | PB9 | | HA9/HA2 | HA9 | HA2 | PB10 | | HCS/HA10 | HA10 | HCS/HCS | PB13 | #### **HDI08 Block Diagram** Table 6-2 Strobe Signals Support signals | HDI08 Port Pin | Single strobe bus | Dual strobe bus | GPIO Mode | |----------------|-------------------|-----------------|-----------| | HRW/HRD | HRW | HRD/HRD | PB11 | | HDS/HWR | HDS/HDS | HWR/HWR | PB12 | ### Table 6-3 Host request support signals | HDI08 Port Pin | Vector required | No vector required | GPIO Mode | |----------------|-----------------|--------------------|-----------| | HOREQ/HTRQ | HOREQ/HOREQ | HTRQ/HTRQ | PB14 | | HACK/HRRQ | HACK/HACK | HRRQ/HRRQ | PB15 | # 6.4 HDI08 Block Diagram Figure 6-1 shows the HDI08 registers. The top row of registers (HCR, HSR, HDDR, HDR, HBAR, HPCR, HOTX, HORX) can be accessed the DSP core. The bottom row of registers (ISR, ICR, CVR, IVR, RXH:RXM:RXL and TXH:TXM:TXL) can be accessed by the host processor. 6-4 Freescale Semiconductor Figure 6-1 HDI08 Block Diagram # 6.5 HDI08 – DSP-Side Programmer's Model The DSP core threats the HDI08 as a memory-mapped peripheral occupying eight 24-bit words in X data memory space. The DSP may use the HDI08 as a normal memory-mapped peripheral, employing either standard polled or interrupt-driven programming techniques. Separate transmit and receive data registers are double-buffered to allow the DSP and host processor to transfer data efficiently at high speed. Direct memory mapping allows the DSP core to communicate with the HDI08 registers using standard instructions and addressing modes. In addition, the MOVEP instruction allows direct data transfers between the DSP memory and the HDI08 registers or vice-versa. The HOTX and HORX registers may be serviced by the on-chip DMA controller for data transfers. Freescale Semiconductor 6-5 #### HDI08 - DSP-Side Programmer's Model The eight host processor registers consists of two data registers and six control registers. All registers can be accessed by the DSP core but not by the external processor. Data registers are 24-bit registers used for high-speed data transfer to and from the DSP. They are as follows: - Host Data Receive Register (HORX) - Host Data Transmit Register (HOTX) The control registers are 16-bit registers used to control the HDI08 functions. The eight MSBs in the control registers are read by the DSP as zero. The control registers are as follows: - Host control register (HCR) - Host status register (HSR) - Host base address register (HBAR) - Host port control register (HPCR) - Host GPIO data direction register (HDDR) - Host GPIO data register (HDR) Hardware and software reset disable the HDI08. After reset, the HDI08 signals are configured as GPIO with all pins disconnected. ## 6.5.1 Host Receive Data Register (HORX) The 24-bit read-only HORX register is used for host-to-DSP data transfers. The HORX register is loaded with 24-bit data from the transmit data registers (TXH:TXM:TXL) on the host side when both the transmit data register empty TXDE (host side) and host receive data full HRDF (DSP side) bits are cleared. This transfer operation sets both the TXDE and HRDF flags. The HORX register contains valid data when the HRDF bit is set. Reading HORX clears HRDF. The DSP may program the HRIE bit to cause a host receive data interrupt when HRDF is set. Also, a DMA channel may be programmed to read the HORX when HRDF is set. # 6.5.2 Host Transmit Data Register (HOTX) The 24-bit write-only HOTX register is used for DSP- to-host data transfers. Writing to the HOTX register clears the host transfer data empty flag HTDE (DSP side). The contents of the HOTX register are transferred as 24-bit data to the receive byte registers (RXH:RXM:RXL) when both the HTDE flag (DSP side) and receive data full RXDF flag (host side) are cleared. This transfer operation sets the RXDF and HTDE flags. The DSP may set the HTIE bit to cause a host transmit data interrupt when HTDE is set. Also, a DMA Channel may be programmed to write to HOTX when HTDE is set. To prevent the previous data from being overwritten, data should not be written to the HOTX until the HTDE flag is set. 6-6 Freescale Semiconductor #### **NOTE** When writing data to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by the operation are updated. If the programmer reads any of those status bits within the next two cycles, the bit will not reflect its current status. See the *DSP56300 Family Manual*, Freescale publication DSP56300FM for further details. # 6.5.3 Host Control Register (HCR) The HCR is 16-bit read/write control register used by the DSP core to control the HDI08 operating mode. The initialization values for the HCR bits are described in Section 6.5.9, "DSP-Side Registers After Reset". The HCR bits are described in the following paragraphs. - Reserved bit. Read as 0. Should be written with 0 for future compatibility. Figure 6-2 Host Control Register (HCR) (X:\$FFFFC2) ### 6.5.3.1 HCR Host Receive Interrupt Enable (HRIE) Bit 0 The HRIE bit is used to enable the host receive data interrupt request. When the host receive data full (HRDF) status bit in the host status register (HSR) is set, a host receive data interrupt request occurs if HRIE is set. If HRIE is cleared, HRDF interrupts are disabled. # 6.5.3.2 HCR Host Transmit Interrupt Enable (HTIE) Bit 1 The HTIE bit is used to enable the host transmit data empty interrupt request. When the host transmit data empty (HTDE) status bit in the HSR is set, a host transmit data interrupt request occurs if HTIE is set. If HTIE is cleared, HTDE interrupts are disabled. # 6.5.3.3 HCR Host Command Interrupt Enable (HCIE) Bit 2 The HCIE bit is used to enable the host command interrupt request. When the host command pending (HCP) status bit in the HSR is set, a host command interrupt request occurs if HCIE is cleared, HCP interrupts are disabled. The interrupt address is determined by the host command vector register (CVR). #### NOTE Host interrupt request priorities: If more than one interrupt request source is asserted and enabled (e.g. HRDF=1, HCP=1, HRIE=1 and HCIE=1), the HDI08 generates interrupt requests according to the following table: Freescale Semiconductor 6-7 #### HDI08 - DSP-Side Programmer's Model Table 6-4 HDI08 IRQ | Priority | Interrupt Source | |----------|------------------------| | Highest | Host Command (HCP=1) | | | Transmit Data (HTDE=1) | | Lowest | Receive Data (HRDF=1) | #### 6.5.3.4 HCR Host Flags 2,3 (HF2,HF3) Bits 3-4 HF2 and HF3 bits are used as a general-purpose flags for DSP to host communication. HF2 and HF3 may be set or cleared by the DSP core. HF2 and HF3 are reflected in the interface status register (ISR) on the host side such that if they are modified by the DSP software, the host processor can read the modified values by reading the ISR. These two flags are not designated for any specific purpose but are general-purpose flags. They can be used individually or as encoded pairs in a simple DSP to host communication protocol, implemented in both the DSP and the host processor software. #### 6.5.3.5 HCR Host DMA Mode Control Bits (HDM0, HDM1, HDM2) Bits 5-7 The HDM[2:0] bits are used to enable the HDI08 DMA mode operation. The HDI08 DMA mode supports external DMA controller devices connected to the HDI08 on the Host side. This mode should not be confused with the operation of the on-chip DMA controller. With HDM[2:0] cleared, the HDI08 does not support DMA mode operation and the TREQ and RREQ control bits are used for host processor interrupt control via the external HOREQ output signal (or HRREQ and HTREQ output signals if HDREQ in the ICR is set). Also, in the non-DMA mode, the HACK input signal is used for the MC68000 Family vectored interrupt acknowledge input. If HDM[2:0] are not all cleared, the HDI08 operates as described in Table 6-5. Table 6-5 HDM[2:0] Functionality | НОМ | | | Mode | | | | | | | | | | | | | |-----|---|---|---------------------------------------------------------------------------------------------|------|-----|-------|-----|-----|------|------|------|--|--|--|--| | 2 | 1 | 0 | Description | ICR | | | | | | | | | | | | | 0 | 0 | 0 | DMA operation disabled | INIT | | HLEND | HF1 | HF0 | HDRC | TREC | RREQ | | | | | | 1 | 0 | 0 | DMA Operation Enabled.<br>Host may set HM1 or HM0 in<br>the ICR to enable DMA<br>transfers. | INIT | HM1 | НМО | HF1 | HF0 | | TREQ | RREQ | | | | | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 6-8 Freescale Semiconductor | | HDM | | Mode | | | | | | | | | | | | |---|-----|---|--------------------------------------------------------------|------|------|------|-----|-----|--|------|------|--|--|--| | 2 | 1 | 0 | Description ICR | | | | | | | | | | | | | 0 | 0 | 1 | DMA Mode Data Output<br>Transfers Enabled.<br>(24-Bit words) | | | | | | | | | | | | | 0 | 1 | 0 | DMA Mode Data Output<br>Transfers Enabled.<br>(16-Bit words) | | | | | | | | | | | | | 0 | 1 | 1 | DMA Mode Data Output<br>Transfers Enabled.<br>(8-Bit words) | INIT | HDM1 | HDM0 | HF1 | HF0 | | TREQ | RREQ | | | | | 1 | 0 | 1 | DMA Mode Data Input<br>Transfers Enabled.<br>(24-Bit words) | | | | | | | | | | | | | 1 | 1 | 0 | DMA Mode Data Input<br>Transfers Enabled.<br>(16-Bit words) | | | | | | | | | | | | | 1 | 1 | 1 | DMA Mode Data Input<br>Transfers Enabled.<br>(8-Bit words) | | | | | | | | | | | | Table 6-5 HDM[2:0] Functionality (continued) If HDM1 or HDM0 are set, the DMA mode is enabled, and the HOREQ signal is used to request DMA transfers (the value of the HM1, HM0, HLEND and HDREQ bits in the ICR have no affect). When the DMA mode is enabled, the HDM2 bit selects the direction of DMA transfers: - setting HDM2 sets the direction of DMA transfer to be DSP to host and enables the HOREQ signal to request data transfer. - clearing HDM2 sets the direction of DMA transfer to be host to DSP and enables the HOREQ signal to request data transfer. The HACK input signal is used as a DMA transfer acknowledge input. If the DMA direction is from DSP to host, the contents of the selected register are driven onto the host data bus when HACK is asserted. If the DMA direction is from host to DSP, the selected register is written from the host data bus when HACK is asserted. The size of the DMA word to be transferred is determined by the DMA control bits, HDM[1:0]. Only the data registers TXH, TXM, TXL and RXH, RXM, RXL can be accessed in DMA mode. The HDI08 data register selected during a DMA transfer is determined by a 2-bit address counter, which is preloaded with the value in HDM[1:0]. The address counter substitutes for the address bits of the HDI08 during a DMA transfer. The address counter can be initialized with the INIT bit feature. After each DMA transfer on the host data bus, the address counter is incremented to the next register. When the address counter reaches the highest register (RXL or TXL), the address counter is not incremented but is loaded with the value in HDM[1:0]. This allows 8-, 16- or 24-bit data to be transferred in a circular fashion and eliminates the need Freescale Semiconductor 6-9 #### HDI08 - DSP-Side Programmer's Model for the DMA controller to supply the HA2, HA1, and HA0 signals. For 16- or 24-bit data transfers, the DSP CPU interrupt rate is reduced by a factor of 2 or 3, respectively, from the host request rate – i.e., for every two or three host processor data transfers of one byte each, there is only one 24-bit DSP CPU interrupt. If HDM1 or HDM0 are set, the HM[1:0] bits in the ICR register reflect the value of HDM[1:0]. The HDM[2:0] bits should be changed only while HEN is cleared in the HPCR. #### 6.5.3.6 HCR Reserved Bits 8-15 These bits are reserved. They read as zero and should be written with zero for future compatibility. ## 6.5.4 Host Status Register (HSR) The HSR is a 16-bit read-only status register used by the DSP to read the status and flags of the HDI08. It cannot be directly accessed by the host processor. The initialization values for the HSR bits are described in Section 6.5.9, "DSP-Side Registers After Reset". The HSR bits are described in the following paragraphs. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|-----|---|---|-----|-----|-----|------|------| | | | | | | | | | DMA | | | HF1 | HF0 | НСР | HTDE | HRDF | - Reserved bit. Read as 0. Should be written with 0 for future compatibility. Figure 6-3 Host Status Register (HSR) (X:FFFFC3) ## 6.5.4.1 HSR Host Receive Data Full (HRDF) Bit 0 The HRDF bit indicates that the host receive data register (HORX) contains data from the host processor. HRDF is set when data is transferred from the TXH:TXM:TXL registers to the HORX register. HRDF is cleared when HORX is read by the DSP core. If HRDF is set the HDI08 generates a receive data full DMA request, if enabled by a DSP core DMA Channel. If HRDF is set when HRIE is set, a host receive data interrupt request is generated. HRDF can also be cleared by the host processor using the initialize function. # 6.5.4.2 HSR Host Transmit Data Empty (HTDE) Bit 1 The HTDE bit indicates that the host transmit data register (HOTX) is empty and can be written by the DSP core. HTDE is set when the HOTX register is transferred to the RXH:RXM:RXL registers. HTDE is cleared when HOTX is written by the DSP core. If HTDE is set the HDI08 generates a transmit data empty DMA request, if enabled by a DSP core DMA Channel. If HTDE is set when HTIE is set, a host transmit data interrupt request is generated. HTDE can also be set by the host processor using the initialize function. # 6.5.4.3 HSR Host Command Pending (HCP) Bit 2 The HCP bit indicates that the host has set the HC bit and that a host command interrupt is pending. The HCP bit reflects the status of the HC bit in the command vector register (CVR). HC and HCP are cleared 6-10 Freescale Semiconductor by the HDI08 hardware when the interrupt request is serviced by the DSP core. The host can clear HC, which also clears HCP. ### 6.5.4.4 HSR Host Flags 0,1 (HF0,HF1) Bits 3-4 HF0 and HF1 bits are used as a general-purpose flags for host to DSP communication. HF0 and HF1 may be set or cleared by the host. HF0 and HF1 reflect the status of host flags HF0 and HF1 in the ICR register on the host side. These two flags are not designated for any specific purpose but are general-purpose flags. They can be used individually or as encoded pairs in a simple host to DSP communication protocol, implemented in both the DSP and the host Processor software. ### 6.5.4.5 HSR Reserved Bits 5-6, 8-15 These bits are reserved. They read as zero and should be written with zero for future compatibility. ### 6.5.4.6 HSR DMA Status (DMA) Bit 7 The DMA status bit is set when the DMA mode of operation is enabled, and is cleared when the DMA mode is disabled. The DMA mode is enabled under the following conditions: - HCR bits HDM[2:0] = 100 and the host processor has enabled the DMA mode by setting either or both the ICR bits HM1 and HM0 - Either or both of the HCR bits HDM1 and HDM0 have been set When the DMA bit is zero, the channel not in use can be used for polled or interrupt operation by the DSP. # 6.5.5 Host Base Address Register (HBAR) The HBAR is used in multiplexed bus modes. This register selects the base address where the host side registers are mapped into the bus address space. The address from the host bus is compared with the base address as programmed in the base address register. If the addresses match, an internal chip select is generated. The use of this register by the chip selectlogic is shown in Figure 6-5. - Reserved bit. Read as 0. Should be written with 0, for future compatibility. Figure 6-4 Host Base Address Register (HBAR) (X:\$FFFFC5) # 6.5.5.1 HBAR Base Address (BA[10:3]) Bits 0-7 These bits define the base address where the host side registers are mapped into the bus address space. Freescale Semiconductor 6-11 HDI08 - DSP-Side Programmer's Model ### 6.5.5.2 HBAR Reserved Bits 8-15 These bits are reserved. They read as zero and should be written with zero for future compatibility. Figure 6-5 Self Chip Select logic # 6.5.6 Host Port Control Register (HPCR) The HPCR is a 16-bit read/write control register used by the DSP to control the HDI08 operating mode. The initialization values for the HPCR bits are described in Section 6.5.9, "DSP-Side Registers After Reset". The HPCR bits are described in the following paragraphs. - Reserved bit. Read as 0. Should be written with 0, for future compatibility. Figure 6-6 Host Port Control Register (HPCR) (X:\$FFFFC4) #### NOTE To assure proper operation of the HDI08, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN and HREN should be changed only if HEN is cleared. Also, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN, HREN, HCSEN, HA9EN and HA8EN should not be set when HEN is set or simultaneously with setting HEN. # 6.5.6.1 HPCR Host GPIO Port Enable (HGEN) Bit 0 If the HGEN bit is set, pins configured as GPIO are enabled. If this bit is cleared, pins configured as GPIO are disconnected: outputs are high impedance, inputs are electrically disconnected. Pins configured as HDI08 are not affected by the state of HGEN. 6-12 Freescale Semiconductor #### 6.5.6.2 HPCR Host Address Line 8 Enable (HA8EN) Bit 1 If the HA8EN bit is set and the HDI08 is used in multiplexed bus mode, then HA8/HA1 is used as host address line 8 (HA8). If this bit is cleared and the HDI08 is used in multiplexed bus mode, then HA8/HA1 is configured as GPIO pin according to the value of HDDR and HDR registers. HA8EN is ignored when the HDI08 is not in the multiplexed bus mode (HMUX=0). #### 6.5.6.3 **HPCR Host Address Line 9 Enable (HA9EN) Bit 2** If the HA9EN bit is set and the HDI08 is used in multiplexed bus mode, then HA9/HA2 is used as host address line 9 (HA9). If this bit is cleared and the HDI08 is used in multiplexed bus mode, then HA9/HA2 is configured as GPIO pin according to the value of HDDR and HDR registers. HA9EN is ignored when the HDI08 is not in the multiplexed bus mode (HMUX=0). #### 6.5.6.4 **HPCR Host Chip Select Enable (HCSEN) Bit 3** If the HCSEN bit is set, then HCS/HA10 is used as host chip select (HCS) in the non-multiplexed bus mode (HMUX=0), and as host address line 10 (HA10) in the multiplexed bus mode (HMUX=1). If this bit is cleared, then HCS/HA10 is configured as GPIO pin according to the value of HDDR and HDR registers. #### 6.5.6.5 **HPCR Host Request Enable (HREN) Bit 4** The HREN bit controls the host request signals. If HREN is set and the HDI08 is in the single host request mode (HDRQ=0 in the ICR), HOREQ/HTRQ is configured as the host request (HOREQ) output. If HREN is set in the double host request mode (HDRQ=1 in the ICR), HOREQ/HTRQ is configured as the host transmit request (HTRQ) output and HACK/HRRQ as the host receive request (HRRQ) output. If HREN is cleared, HOREQ/HTRQ and HACK/HRRQ are configured as GPIO pins according to the value of HDDR and HDR registers. #### 6.5.6.6 HPCR Host Acknowledge Enable (HAEN) Bit 5 The HAEN bit controls the HACK signal. In the single host request mode (HDRQ=0 in the ICR), if HAEN and HREN are both set, HACK/HRRQ is configured as the host acknowledge (HACK) input. If HAEN or HREN is cleared, HACK/HRRQ is configured as a GPIO pin according to the value of HDDR and HDR registers. In the double host request mode (HDRQ=1 in the ICR), HAEN is ignored. #### 6.5.6.7 **HPCR Host Enable (HEN) Bit 6** If the HEN bit is set, the HDI08 operation is enabled as Host Interface. If cleared, the HDI08 is not active, and all the HDI08 pins are configured as GPIO pins according to the value of HDDR and HDR registers. #### 6.5.6.8 **HPCR Reserved Bit 7** This bit is reserved. It reads as zero and should be written with zero for future compatibility. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-13 HDI08 - DSP-Side Programmer's Model ## 6.5.6.9 HPCR Host Request Open Drain (HROD) Bit 8 The HROD bit controls the output drive of the host request signals. In the single host request mode (HDRQ=0 in ICR), if HROD is cleared and host requests are enabled (HREN=1 and HEN=1 in HPCR), the HOREQ signal is always driven. If HROD is set and host requests are enabled, the HOREQ signal is an open drain output. In the double host request mode (HDRQ=1 in the ICR), if HROD is cleared and host requests are enabled (HREN=1 and HEN=1 in the HPCR), the HTRQ and HRRQ signals are always driven. If HROD is set and host requests are enabled, the HTRQ and HRRQ signals are open drain outputs. ## 6.5.6.10 HPCR Host Data Strobe Polarity (HDSP) Bit 9 If the HDSP bit is cleared, the data strobe signals are configured as active low inputs, and data is transferred when the data strobe is low. If HDSP is set, the data strobe signals are configured as active high inputs, and data is transferred when the data strobe is high. The data strobe signals are either HDS by itself or HRD and HWR together. ## 6.5.6.11 HPCR Host Address Strobe Polarity (HASP) Bit 10 If the HASP bit is cleared, the address strobe ( $\overline{HAS}$ ) signal is an active low input, and the address on the host address/data bus is sampled when the $\overline{HAS}$ signal is low. If HASP is set, HAS is an active high address strobe input, and the address on the host address/data bus 8 is sampled when the HAS signal is high. ## 6.5.6.12 HPCR Host Multiplexed bus (HMUX) Bit 11 If the HMUX bit is set, the HDI08 latches the lower portion of a multiplexed address/data bus. In this mode the internal address line values of the host registers are taken from the internal latch. If HMUX is cleared, it indicates that the HDI08 is connected to a non-multiplexed type of bus, and the address lines are taken from the HDI08 input signals. # 6.5.6.13 HPCR Host Dual Data Strobe (HDDS) Bit 12 If the HDDS bit is cleared, the HDI08 operates in the single strobe bus mode. In this mode, the bus has a single data strobe signal for both reads and writes. If HDDS is set, the HDI08 operates in the dual strobe bus mode. In this mode, the bus has two separate data strobes, one for data reads, the other for data writes. See Figure 6-7 and Figure 6-8 for more information on the two types of buses. Figure 6-7 Single strobe bus 6-14 Freescale Semiconductor Figure 6-8 Dual strobes bus #### 6.5.6.14 **HPCR Host Chip Select Polarity (HCSP) Bit 13** If the HCSP bit is cleared, the chip select (HCS) signal is configured as an active low input and the HDI08 is selected when the $\overline{HCS}$ signal is low. If HCSP is set, HCS is configured as an active high input and the HDI08 is selected when the HCS signal is high. This bit is ignored in the multiplexed mode. #### **HPCR Host Request Polarity (HRP) Bit 14** 6.5.6.15 The HRP bit controls the polarity of the host request signals. In the single host request mode (HDRQ=0 in the ICR), if HRP is cleared and host requests are enabled (HREN=1 and HEN=1 in the HPCR), the HOREQ signal is an active low output. If HRP is set and host requests are enabled, the HOREQ signal is an active high output. In the double host request mode (HDRQ=1 in the ICR), if HRP is cleared and host requests are enabled (HREN=1 and HEN=1 in the HPCR), the $\overline{HTRQ}$ and $\overline{HRRQ}$ signals are active low outputs. If HRP is set and host requests are enabled, the HTRQ and HRRQ signals are active high outputs. #### 6.5.6.16 **HPCR Host Acknowledge Polarity (HAP) Bit 15** If the HAP bit is cleared, the host acknowledge (HACK) signal is configured as an active low input, and the HDI08 drives the contents of the HIVR register onto the host bus when the HACK signal is low. If HAP is set, HACK is configured as an active high input, and the HDI08 outputs the contents of the HIVR register when the HACK signal is high. #### 6.5.7 Data direction register (HDDR) The HDDR controls the direction of the data flow for each of the HDI08 pins configured as GPIO. Even when the HDI08 is used as the host interface, some of its unused signals may be configured as GPIO pins. For information on the HDI08 GPIO configuration options, see Section 6.6.8, "General Purpose INPUT/OUTPUT (GPIO)". If bit DRxx is set, the corresponding HDI08 pin is configured as an output signal. If bit DRxx is cleared, the corresponding HDI08 pin is configured as an input signal. See Table 6-6. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-15 ### HDI08 - DSP-Side Programmer's Model | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DR15 | DR14 | DR13 | DR12 | DR11 | DR10 | DR9 | DR8 | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | Figure 6-9 Host Data Direction Register (HDDR) (X:\$FFFFC8) #### **Host Data Register (HDR)** 6.5.8 The HDR register holds the data value of the corresponding bits of the HDI08 pins which are configured as GPIO pins. The functionality of the Dxx bit depends on the corresponding HDDR bit (DRxx). See Table 6-6. Figure 6-10 Host Data Register (HDR) (X:\$FFFFC9) Table 6-6 HDR and HDDR Functionality | HDDR | Н | DR | | | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--| | DRxx | Dxx | | | | | | DHXX | GPIO pin <sup>1</sup> | non-GPIO pin <sup>1</sup> | | | | | 0 | Read only bit. The value read is the binary value of the pin. | Read only bit. Does not contain significant data. | | | | | | The corresponding pin is configured as an input. | | | | | | 1 | Read/write bit. The value written is the value read. The corresponding pin is configured as an output, and is driven with the data written to Dxx. | Read/write bit. The value written is the value read. | | | | Defined by the selected configuration #### **DSP-Side Registers After Reset** 6.5.9 Table 6-7 shows the results of the four reset types on the bits in each of the HDI08 registers accessible by the DSP core. The hardware reset (HW) is caused by the RESET signal. The software reset (SW) is caused by executing the RESET instruction. The individual reset (IR) is caused by clearing the HEN bit (HPCR bit 6). The stop reset (ST) is caused by executing the STOP instruction. | Dawieten | Do minto v | Reset Type | | | | | | |------------------|------------------|-------------|-------------|-------------|-------------|--|--| | Register<br>Name | Register<br>Data | HW<br>Reset | SW<br>Reset | IR<br>Reset | ST<br>Reset | | | | HCR | All bits | 0 | 0 | _ | _ | | | | HPCR | All bits | 0 | 0 | _ | _ | | | | HSR | HF[1:0] | 0 | 0 | _ | _ | | | | | НСР | 0 | 0 | 0 | 0 | | | | | HTDE | 1 | 1 | 1 | 1 | | | | | HRDF | 0 | 0 | 0 | 0 | | | | | DMA | 0 | 0 | _ | _ | | | | HBAR | BA[10:3] | \$80 | \$80 | _ | _ | | | | HDDR | DR[15:0] | 0 | 0 | _ | _ | | | | HDR | D[15:0] | _ | _ | _ | _ | | | | HORX | HORX[23:0] | empty | empty | empty | empty | | | | HOTX | HOTX[23:0] | empty | empty | empty | empty | | | Table 6-7 DSP-Side Registers after Reset Note: A long dash (—) denotes that the register value is not affected by the specified reset. # 6.5.10 Host Interface DSP Core Interrupts The HDI08 may request interrupt service from either the DSP core or the host processor. The DSP core interrupts are internal and do not require the use of an external interrupt pin. When the appropriate interrupt enable bit in the HCR is set, an interrupt condition caused by the host processor sets the appropriate bit in the HSR, generating an interrupt request to the DSP core. The DSP core acknowledges interrupts caused by the host processor by jumping to the appropriate interrupt service routine. The three possible interrupts are as follows: - Host command - Transmit data register empty - Receive data register full Although there is a set of vectors reserved for host command use, the host command can access any interrupt vector in the interrupt vector table. The DSP interrupt service routine must read or write the appropriate HDI08 register (clearing HRDF or HTDE, for example) to clear the interrupt. In the case of host command interrupts, the interrupt acknowledge from the DSP core program controller clears the pending interrupt condition. Figure 6-11 illustrates the HSR-HCR operation. Freescale Semiconductor 6-17 #### HDI08 - External Host Programmer's Model Figure 6-11 HSR-HCR Operation # 6.6 HDI08 – External Host Programmer's Model The HDI08 has been designed to provide a simple, high speed interface to a host processor. To the host bus, the HDI08 appears to be eight byte-wide registers. Separate transmit and receive data registers are double-buffered to allow the DSP core and host processor to transfer data efficiently at high speed. The host may access the HDI08 asynchronously by using polling techniques or interrupt-based techniques. The HDI08 appears to the host processor as a memory-mapped peripheral occupying 8 bytes in the host processor address space (See Table 6-8). The eight HDI08 include the following: - A control register (ICR) - A status register (ISR) - Three data registers (RXH/TXH, RXM/TXM and RXL/TXL) - Two vector registers (IVR and CVR) These registers can be accessed only by the host processor. Host processors may use standard host processor instructions (e.g., byte move) and addressing modes to communicate with the HDI08 registers. The HDI08 registers are aligned so that 8-bit host processors can use 8/16/24-bit load and store instructions for data transfers. The HOREQ/HTRQ and HACK/HRRQ handshake flags are provided for polled or interrupt-driven data transfers with the host processor. Because the DSP interrupt response, most host microprocessors can load or store data at their maximum programmed I/O instruction rate without testing the handshake flags for each transfer. If full handshake is not needed, the host processor can treat the DSP as a fast device, and data can be transferred between the host processor and the DSP at the fastest host processor data rate. One of the most innovative features of the host interface is the host command feature. With this feature, the host processor can issue vectored interrupt requests to the DSP core. The host may select any of 128 DSP interrupt routines to be executed by writing a vector address register in the HDI08. This flexibility allows the host programmer to execute up to 128 pre-programmed functions inside the DSP. For example, host interrupts can allow the host processor to read or write DSP registers (X, Y, or program memory locations), force interrupt handlers (e.g. $\overline{IRQA}$ , $\overline{IRQB}$ , etc. interrupt routines), and perform control and debugging operations if interrupt routines are implemented in the DSP to perform these tasks. | Host<br>Address | Big Endian<br>HLEND=0 | | Little Endian<br>HLEND=1 | Function | |-----------------|--------------------------|--|--------------------------|---------------------------| | 0 | ICR | | ICR | Interface Control | | 1 | CVR | | CVR | Command Vector | | 2 | ISR | | ISR | Interface Status | | 3 | IVR | | IVR | Interrupt Vector | | 4 | 00000000 | | 00000000 | Unused | | 5 | RXH/TXH <sup>1</sup> | | RXL/TXL | 0 . 7 | | 6 | RXM/TXM<br>RXL/TXL | | RXM/TXM | Receive/Transmit<br>Bytes | | 7 | | | RXH/TXH | | | | Host Data Bus<br>H0 - H7 | | Host Data Bus<br>H0 - H7 | | Table 6-8 HDI08 Host Side Register Map ## 6.6.1 Interface Control Register (ICR) The ICR is an 8-bit read/write control register used by the host processor to control the HDI08 interrupts and flags. The ICR cannot be accessed by the DSP core. The ICR is a read/write register, which allows the use of bit manipulation instructions on control register bits. The control bits are described in the following paragraphs. Bits 2, 5 and 6 of the ICR are affected by the condition of HDM[2:0] (HCR bits 5-7), as shown in Figure 6-12. Freescale Semiconductor 6-19 <sup>&</sup>lt;sup>1</sup> The RXH/TXH register is always mapped to the most significant byte of the DSP word. ### HDI08 - External Host Programmer's Model Figure 6-12 Interface Control Register (ICR) ### 6.6.1.1 ICR Receive Request Enable (RREQ) Bit 0 In interrupt mode (HDM[2:0]=000 or HM[1:0]=00), RREQ is used to enable host receive data requests via the host request (HOREQ or HRRQ) signal when the receive data register full (RXDF) status bit in the ISR is set. If RREQ is cleared, RXDF requests are disabled. If RREQ is set, the host request signal (HOREQ or HRRQ) is asserted if RXDF is set. In the DMA modes where HDM[2:0]=100 and (HM1≠0 or HM0≠0), RREQ must be set and TREQ must be cleared to direct DMA transfers from DSP to host. In the other DMA modes, RREQ is ignored. Table 6-9 summarizes the effect of RREQ and TREQ on the HOREQ, HTRQ and HRRQ signals. ## 6.6.1.2 ICR Transmit Request Enable (TREQ) Bit 1 In interrupt mode (HDM[2:0]=000 or HM[1:0]=00), TREQ is used to enable host transmit data requests via the host request (HOREQ or HTRQ) signal when the transmit data register empty (TXDE) status bit in the ISR is set. If TREQ is cleared, TXDE requests are disabled. If TREQ is set, the host request signal (HOREQ or HTRQ) is asserted if TXDE is set. In the DMA modes where HDM[2:0]=100 and (HM1≠0 or HM0≠0), TREQ must be set and RREQ must be cleared to direct DMA transfers from host to DSP. In the other DMA modes, TREQ is ignored. Table 6-9 summarizes the effect of RREQ and TREQ on the HOREQ, HTRQ and HRRQ signals. | TREQ | RREQ | HDRQ=0 | HDF | RQ=1 | |------|------|-------------------------------------|--------------------------|--------------------------| | INEG | nnEQ | HOREQ signal | HTRQ signal | HRRQ signal | | 0 | 0 | No Interrupts (Polling) | No Interrupts (Polling) | No Interrupts (Polling) | | 0 | 1 | RXDF Request (Interrupt) | No Interrupts (Polling) | RXDF Request (Interrupt) | | 1 | 0 | TXDE Request (Interrupt) | TXDE Request (Interrupt) | No Interrupts (Polling) | | 1 | 1 | RXDF and TXDE Requests (Interrupts) | TXDE Request (Interrupt) | RXDF Request (Interrupt) | Table 6-9 TREQ RREQ Interrupt Mode (HDM[2:0]=000 or HM[1:0]=00) Table 6-10 TREQ RREQ DMA Mode (HM1≠0 or HM0≠0) | TREQ | RREQ | HDRQ=0 | HDRQ=1 | | | |------|------|--------------------------|--------------------------|--------------------------|--| | | | HOREQ signal | HTRQ signal | HRRQ signal | | | 0 | 0 | No DMA request | No DMA request | No DMA request | | | 0 | 1 | DSP to Host Request (RX) | No DMA request | DSP to Host Request (RX) | | | 1 | 0 | Host to DSP Request (TX) | Host to DSP Request (TX) | No DMA request | | | 1 | 1 | Reserved | Reserved | Reserved | | ## 6.6.1.3 ICR Double Host Request (HDRQ) Bit 2 The HDRQ bit determines the functions of the HOREQ/HTRQ and HACK/HRRQ signals as shown in Table 6-11. Table 6-11 HDRQ | HDRQ | HOREQ/HTRQ pin | HACK/HRRQ pin | |------|----------------|---------------| | 0 | HOREQ signal | HACK signal | | 1 | HTRQ signal | HRRQ signal | # 6.6.1.4 ICR Host Flag 0 (HF0) Bit 3 The HF0 bit is used as a general purpose flag for host-to-DSP communication. HF0 may be set or cleared by the host processor and cannot be changed by the DSP core. HF0 is reflected in the HSR on the DSP side of the HDI08. # 6.6.1.5 ICR Host Flag 1 (HF1) Bit 4 The HF1 bit is used as a general purpose flag for host-to-DSP communication. HF1 may be set or cleared by the host processor and cannot be changed by the DSP core. HF1 is reflected in the HSR on the DSP side of the HDI08. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-21 ### HDI08 - External Host Programmer's Model ## 6.6.1.6 ICR Host Little Endian (HLEND) Bit 5 If the HLEND bit is cleared, the HDI08 can be accessed by the host in big endian byte order. If set, the HDI08 can be accessed by the host in little endian byte order. If the HLEND bit is cleared, the RXH/TXH register is located at address \$5, the RXM/TXM register is located at address \$6, and the RXL/TXL register is located at address \$7. If the HLEND bit is set, the RXH/TXH register is located at address \$7, the RXM/TXM register is located at address \$6, and the RXL/TXL is located at address \$5. See Table 6-8 for an illustration of the effect of HLEND. The HLEND function is available only if HDM[2:0]=000 in the host control register (HCR). When HLEND is available, the ICR bit 6 has no function and should be regarded as reserved. Bits 6 and 5 function as read/write HM[1:0] bits only when the HCR bits HDM[2:0]=100 (See Table 6-5). The HM0 and HM1 bits select the transfer mode of the HDI08, as shown in Table 6-12. | HM1 | нмо | Mode | |-----|-----|--------------------------| | 0 | 0 | Interrupt Mode (DMA Off) | | 0 | 1 | DMA Mode (24 Bit) | | 1 | 0 | DMA Mode (16 Bit) | | 1 | 1 | DMA Mode (8 Bit) | Table 6-12 Host Mode Bit Definition When both HM1 and HM0 are cleared, the DMA mode is disabled and the interrupt mode is enabled. In interrupt mode, the TREQ and RREQ control bits are used for host processor interrupt control via the external HOREQ output signal, and the HACK input signal is used for the MC68000 Family vectored interrupt acknowledge input. When HM1 and/or HM0 are set, they enable the DMA mode and determine the size of the DMA word to be transferred. In the DMA mode, the HOREQ signal is used to request DMA transfers, the TREQ and RREQ bits select the direction of DMA transfers (see Table 6-10), and the HACK input signal is used as a DMA transfer acknowledge input. If the DMA direction is from DSP to host, the contents of the selected register are enabled onto the host data bus when HACK is asserted. If the DMA direction is from host to DSP, the selected register is written from the host data bus when HACK is asserted. The size of the DMA word to be transferred is determined by the DMA control bits, HM0 and HM1. The HDI08 host side data register selected during a DMA transfer is determined by a 2-bit address counter, which is preloaded with the value in HM1 and HM0. The address counter substitutes for the HA1 and HA0 host address signals of the HDI08 during a DMA transfer. The host address signal HA2 is forced to one during each DMA transfer. The address counter can be initialized with the INIT bit feature. After each DMA transfer on the host data bus, the address counter is incremented to the next data register. When the address counter reaches the highest register (RXL or TXL), the address counter is not incremented but is loaded with the value in HM1 and HM0. This allows 8-, 16- or 24-bit data to be transferred in a circular fashion and eliminates the need for the DMA controller to supply the HA2, HA1, and HA0 address signals. For 16- or 24-bit data transfers, the DSP CPU interrupt rate is reduced by a factor of 2 or 3, respectively, 6-22 Freescale Semiconductor from the host request rate -i.e., for every two or three host processor data transfers of one byte each, there is only one 24-bit DSP CPU interrupt. If either HDM1 or HDM0 in the HCR register are set, bits 6 and 5 become read-only bits that reflect the value of HDM[1:0]. ## 6.6.1.7 ICR Initialize Bit (INIT) Bit 7 The INIT bit is used by the host processor to force initialization of the HDI08 hardware. During initialization, the HDI08 transmit and receive control bits are configured. Using the INIT bit to initialize the HDI08 hardware may or may not be necessary, depending on the software design of the interface. The type of initialization done when the INIT bit is set depends on the state of TREQ and RREQ in the HDI08. The INIT command, which is local to the HDI08, is designed to conveniently configure the HDI08 into the desired data transfer mode. The effect of the INIT command is described in Table 6-13. When the host sets the INIT bit, the HDI08 hardware executes the INIT command. The interface hardware clears the INIT bit after the command has been executed. | TREQ | RREQ | After INIT Execution | Transfer Direction<br>Initialized | |------|------|----------------------------------------|-----------------------------------| | 0 | 0 | INIT=0 | None | | 0 | 1 | INIT=0; RXDF=0; HTDE=1 | DSP to Host | | 1 | 0 | INIT=0; TXDE=1; HRDF=0 | Host to DSP | | 1 | 1 | INIT=0; RXDF=0; HTDE=1; TXDE=1; HRDF=0 | Host to/from DSP | Table 6-13 INIT Command Effect # 6.6.2 Command Vector Register (CVR) The CVR is used by the host processor to cause the DSP core to execute an interrupt. The host command feature is independent of any of the data transfer mechanisms in the HDI08. It can be used to invoke execution of any of the 128 possible interrupt routines in the DSP core. Figure 6-13 Command Vector Register (CVR) # 6.6.2.1 CVR Host Vector (HV[6:0]) Bits 0-6 The seven HV bits select the host command interrupt address to be used by the host command interrupt logic. When the host command interrupt is recognized by the DSP interrupt control logic, the address of the interrupt routine taken is 2 \* HV. The host can write HC and HV in the same write cycle. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-23 #### HDI08 - External Host Programmer's Model The host processor can select the starting address of any of the 128 possible interrupt routines in the DSP by writing the interrupt routine address divided by 2 into the HV bits. The host processor can thus force execution of any of the existing interrupt handlers (IRQA, IRQB, etc.) and can use any of the reserved or otherwise unused addresses provided they have been pre-programmed in the DSP. HV[6:0] is set to \$32 (vector location \$0064) by hardware, software, individual and stop resets. ## 6.6.2.2 CVR Host Command Bit (HC) Bit 7 The HC bit is used by the host processor to handshake the execution of host command interrupts. Normally, the host processor sets HC to request the host command interrupt from the DSP core. When the host command interrupt is acknowledged by the DSP core, the HC bit is cleared by the HDI08 hardware. The host processor can read the state of HC to determine when the host command has been accepted. After setting HC, the host must not write to the CVR again until HC is cleared by the HDI08 hardware. Setting HC causes the host command pending (HCP) in the HSR to be set. The host can write to the HC and HV bits in the same write cycle. ## 6.6.3 Interface Status Register (ISR) The ISR is an 8-bit read-only status register used by the host processor to interrogate the status and flags of the HDI08. The host processor can write to this address without affecting the internal state of the HDI08, which is useful if the user desires to access all of the HDI08 registers by stepping through the HDI08 addresses. The ISR cannot be accessed by the DSP core. The ISR bits are described in the following paragraphs. Figure 6-14 Interface Status Register (ISR) ## 6.6.3.1 ISR Receive Data Register Full (RXDF) Bit 0 The RXDF bit indicates that the receive byte registers (RXH:RXM:RXL) contain data from the DSP core and may be read by the host processor. RXDF is set when the contents of HOTX is transferred to the receive byte registers. RXDF is cleared when the receive data (RXL or RXH according to HLEND bit) register is read by the host processor. RXDF can be cleared by the host processor using the initialize function. RXDF may be used to assert the external HOREQ signal if the RREQ bit is set. Regardless of whether the RXDF interrupt is enabled, RXDF indicates whether the RX registers are full and data can be latched out (so that polling techniques may be used by the host processor). # 6.6.3.2 ISR Transmit Data Register Empty (TXDE) Bit 1 The TXDE bit indicates that the transmit byte registers (TXH:TXM:TXL) are empty and can be written by the host processor. TXDE is set when the contents of the transmit byte registers are transferred to the HORX register. TXDE is cleared when the transmit (TXL or TXH according to HLEND bit) register is 6-24 Freescale Semiconductor written by the host processor. TXDE can be set by the host processor using the initialize feature. TXDE may be used to assert the external HOREQ signal if the TREQ bit is set. Regardless of whether the TXDE interrupt is enabled, TXDE indicates whether the TX registers are full and data can be latched in (so that polling techniques may be used by the host processor). ## 6.6.3.3 ISR Transmitter Ready (TRDY) Bit 2 The TRDY status bit indicates that TXH:TXM:TXL and the HORX registers are empty. TRDY=TXDE ● HRDF If TRDY is set, the data that the host processor writes to TXH:TXM:TXL is immediately transferred to the DSP side of the HDI08. This feature has many applications. For example, if the host processor issues a host command which causes the DSP core to read the HORX, the host processor can be guaranteed that the data it just transferred to the HDI08 is what is being received by the DSP core. ## 6.6.3.4 ISR Host Flag 2 (HF2) Bit 3 The HF2 bit in the ISR indicates the state of host flag 2 in the HCR on the DSP side. HF2 can be changed only by the DSP (see Section 6.5.3.4, "HCR Host Flags 2,3 (HF2,HF3) Bits 3-4"). ## 6.6.3.5 ISR Host Flag 3 (HF3) Bit 4 The HF3 bit in the ISR indicates the state of host flag 3 in the HCR on the DSP side. HF3 can be changed only by the DSP (see Section 6.5.3.4, "HCR Host Flags 2,3 (HF2,HF3) Bits 3-4"). ### 6.6.3.6 ISR Reserved Bits 5-6 These bits are reserved. They read as zero and should be written with zero for future compatibility. # 6.6.3.7 ISR Host Request (HREQ) Bit 7 The HREQ bit indicates the status of the external host request output signal (HOREQ) if HDRQ is cleared. If HDRQ is set, it indicates the status of the external transmit and receive request output signals (HTRQ and HRRQ). | HREQ | Status [HDRQ=0] | Status [HDRQ=1] | |------|------------------------------------------------------------|----------------------------------------------------------------------| | 0 | HOREQ deasserted; no host processor interrupt is requested | HTRQ and HRRQ deasserted; no host processor interrupts are requested | | 1 | HOREQ asserted; a host processor interrupt is requested | HTRQ and/or HRRQ asserted; host processor interrupts are requested | Table 6-14 Host Request Status (HREQ) The HREQ bit may be set from either or both of two conditions – either the receive byte registers are full or the transmit byte registers are empty. These conditions are indicated by the ISR RXDF and TXDE status bits, respectively. If the interrupt source has been enabled by the associated request enable bit in the ICR, HREQ is set if one or more of the two enabled interrupt sources is set. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-25 HDI08 - External Host Programmer's Model ## 6.6.4 Interrupt Vector Register (IVR) The IVR is an 8-bit read/write register which typically contains the interrupt vector number used with MC68000 Family processor vectored interrupts. Only the host processor can read and write this register. The contents of IVR are placed on the host data bus (H0–H7) when both the HOREQ and HACK signals are asserted. The contents of this register are initialized to \$0F by hardware or software reset, which corresponds to the uninitialized interrupt vector in the MC68000 Family. Figure 6-15 Interrupt Vector Register (IVR) ## 6.6.5 Receive Byte Registers (RXH:RXM:RXL) The receive byte registers are viewed by the host processor as three 8-bit read-only registers. These registers are the receive high register (RXH), the receive middle register (RXM) and the receive low register (RXL). They receive data from the high, middle and low bytes, respectively, of the HOTX register and are selected by the external host address inputs (HA2, HA1 and HA0) during a host processor read operation. The memory locations of the receive byte registers are determined by the HLEND bit in the ICR. If the HLEND bit is set, the RXH is located at address \$7, RXM at \$6 and RXL at \$5. If the HLEND bit is cleared, the RXH is located at address \$5, RXM at \$6 and RXL at \$7. When data is transferred from the HOTX register to the receive byte registers, the receive data register full (RXDF) bit is set. The host processor may program the RREQ bit to assert the external HOREQ/HRRQ signal when RXDF is set. This indicates that the HDI08 has a full word (either 8, 16 or 24 bits) for the host processor. When the host reads the receive byte register at host address \$7, the RXDF bit is cleared. ## 6.6.6 Transmit Byte Registers (TXH:TXM:TXL) The transmit byte registers are viewed as three 8-bit write-only registers by the host processor. These registers are the transmit high register (TXH), the transmit middle register (TXM) and the transmit low register (TXL). These registers send data to the high, middle and low bytes, respectively, of the HORX register and are selected by the external host address inputs (HA2, HA1 and HA0) during a host processor write operation. If the HLEND bit in the ICR is cleared, the TXH is located at address \$5, TXM at \$6 and TXL at \$7. If the HLEND bit in the ICR is set, the TXH is located at address \$7, TXM at \$6 and TXL at \$5. Data may be written into the transmit byte registers when the transmit data register empty (TXDE) bit is set. The host processor may program the TREQ bit to assert the external HOREQ/HTRQ signal when TXDE is set. This informs the host processor that the transmit byte registers are empty. Writing to the data register at host address \$7 clears the TXDE bit. The contents of the transmit byte registers are transferred as 24-bit data to the HORX register when both TXDE and the HRDF bit are cleared. This transfer operation sets TXDE and HRDF. 6-26 Freescale Semiconductor #### 6.6.7 **Host Side Registers After Reset** Table 6-15 shows the result of the four kinds of reset on bits in each of the HDI08 registers seen by the host processor. The hardware reset (HW) is caused by asserting the RESET signal. The software reset (SW) is caused by executing the RESET instruction. The individual reset (IR) is caused by clearing the HEN bit in the HPCR register. The stop reset (ST) is caused by executing the STOP instruction. | Degister | Dominton | Reset Type | | | | | |------------------|------------------|-------------|-------------|----------------------------------|----------------------------------|--| | Register<br>Name | Register<br>Data | HW<br>Reset | SW<br>Reset | IR<br>Reset | ST<br>Reset | | | ICR | All Bits | 0 | 0 | _ | _ | | | CVR | HC | 0 | 0 | 0 | 0 | | | | HV[6:0] | \$32 | \$32 | _ | _ | | | ISR | HREQ | 0 | 0 | 1 if TREQ is set;<br>0 otherwise | 1 if TREQ is set;<br>0 otherwise | | | | HF3-HF2 | 0 | 0 | _ | _ | | | | TRDY | 1 | 1 | 1 | 1 | | | | TXDE | 1 | 1 | 1 | 1 | | | | RXDF | 0 | 0 | 0 | 0 | | | IVR | IV[7:0] | \$0F | \$0F | _ | _ | | | RX | RXH:RXM:RXL | empty | empty | empty | empty | | | TX | TXH:TXM:TXL | empty | empty | empty | empty | | Table 6-15 Host Side Registers After Reset #### **General Purpose INPUT/OUTPUT (GPIO)** 6.6.8 When configured as general-purpose I/O, the HDI08 is viewed by the DSP core as memory-mapped registers (see Section 6.5, "HDI08 – DSP-Side Programmer's Model") that control up to 16 I/O pins. The software and hardware resets clear all DSP-side control registers and configure the HDI08 as GPIO with all 16 signals disconnected. External circuitry connected to the HDI08 may need external pull-up/pull-down resistors until the signals are configured for operation. The registers cleared are the HPCR, HDDR and HDR. Selection between GPIO and HDI08 is made by clearing HPCR bits 6 through 1 for GPIO or setting these bits for HDI08 functionality. If the HDI08 is in GPIO mode, the HDDR configures each corresponding signal in the HDR as an input signal if the HDDR bit is cleared or as an output signal if the HDDR bit is set (see Section 6.5.7, "Data direction register (HDDR)" and Section 6.5.8, "Host Data Register (HDR)"). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 6-27 ### **Servicing The Host Interface** ## 6.7 Servicing The Host Interface The HDI08 can be serviced by using one of the following protocols: - Polling - Interrupts ### 6.7.1 HDI08 Host Processor Data Transfer To the host processor, the HDI08 appears as a contiguous block of static RAM. To transfer data between itself and the HDI08, the host processor performs the following steps: - 1. Asserts the HDI08 address to select the register to be read or written. - 2. Selects the direction of the data transfer. If it is writing, the host processor drives the data on the bus. - 3. Strobes the data transfer. # 6.7.2 Polling In the polling mode of operation, the HOREQ/HTRQ signal is not connected to the host processor and HACK must be deasserted to ensure IVR data is not being driven on H0-H7 when other registers are being polled. The host processor first performs a data read transfer to read the ISR register. This allows the host processor to assess the status of the HDI08: - 1. If RXDF=1, the receive byte registers are full and therefore a data read can be performed by the host processor. - 2. If TXDE=1, the transmit byte registers are empty. A data write can be performed by the host processor. - 3. If TRDY=1, the transmit byte registers and the receive data register on the DSP side are empty. Data written by the host processor is transferred directly to the DSP side. - 4. If (HF2 HF3) ≠ 0, depending on how the host flags have been defined, may indicate an application-specific state within the DSP core has been reached. Intervention by the host processor may be required. - 5. If HREQ=1, the HOREQ/HTRQ/HRRQ signal has been asserted, and the DSP is requesting the attention of the host processor. One of the previous four conditions exists. After the appropriate data transfer has been made, the corresponding status bit is updated to reflect the transfer. If the host processor has issued a command to the DSP by writing the CVR and setting the HC bit, it can read the HC bit in the CVR to determine when the command has been accepted by the interrupt controller in the DSP core. When the command has been accepted for execution, the HC bit is cleared by the interrupt controller in the DSP core. Figure 6-16 HDI08 Host Request Structure ## 6.7.3 Servicing Interrupts If either the HOREQ/HTRQ or the HRRQ signal or both are connected to the host processor interrupt inputs, the HDI08 can request service from the host processor by asserting one of these signals. The HOREQ/HTRQ and/or the HRRQ signal is asserted when TXDE=1 and/or RXDF=1 and the corresponding enable bit (TREQ or RREQ, respectively) is set. This is depicted in Figure 6-16. HOREQ/HTRQ and HRRQ are normally connected to the host processor maskable interrupt inputs. The host processor acknowledges host interrupts by executing an interrupt service routine. The host processor can test RXDF and TXDE to determine the interrupt source. The host processor interrupt service routine must read or write the appropriate HDI08 data register to clear the interrupt. HOREQ/HTRQ and/or HRRQ is deasserted under the following conditions: - The enabled request is cleared or masked - The DSP is reset. If the host processor is a member of the MC68000 family, there is no need for the additional step when the host processor reads the ISR to determine how to respond to an interrupt generated by the DSP. Instead, the DSP automatically sources the contents of the IVR on the data bus when the host processor acknowledges the interrupt by asserting HACK. The contents of the IVR are placed on the host data bus while HOREQ and HACK are simultaneously asserted. The IVR data tells the MC680XX host processor which interrupt routine to execute to service the DSP. **Servicing The Host Interface** 6-30 Freescale Semiconductor ## 7 Serial Host Interface ### 7.1 Introduction The Serial Host Interface (SHI) is a serial I/O interface that provides a path for communication and program/coefficient data transfers between the DSP and an external host processor. The SHI can also communicate with other serial peripheral devices. The SHI supports two well-known and widely used synchronous serial buses: the Freescale Serial Peripheral Interface (SPI) bus and the Philips Inter-Integrated-Circuit Control (I<sup>2</sup>C) bus. The SHI supports either bus protocol as either a slave or a single-master device. To minimize DSP overhead, the SHI supports 8-bit, 16-bit and 24-bit data transfers. The SHI has a 1 or 10-word receive FIFO that permits receiving up to 30 bytes before generating a receive interrupt, reducing the overhead for data reception. When configured in the SPI mode, the SHI can perform the following functions: - Identify its slave selection (in slave mode) - Simultaneously transmit (shift out) and receive (shift in) serial data - Directly operate with 8-, 16- and 24-bit words - Generate vectored interrupts separately for receive and transmit events and update status bits - Generate a separate vectored interrupt for a receive exception - Generate a separate vectored interrupt for a bus-error exception - Generate the serial clock signal (in master mode) - Trigger DMA interrupts to service the transmit and receive events When configured in the $I^2C$ mode, the SHI can perform the following functions: - Detect/generate start and stop events - Identify its slave (ID) address (in slave mode) - Identify the transfer direction (receive/transmit) - Transfer data byte-wise according to the SCL clock line - Generate ACK signal following a byte receive - Inspect ACK signal following a byte transmit - Directly operate with 8-, 16- and 24-bit words - Generate vectored interrupts separately for receive and transmit events and update status bits - Generate a separate vectored interrupt for a receive exception - Generate a separate vectored interrupt for a bus error exception - Generate the clock signal (in master mode) - Trigger DMA interrupts to service the transmit and receive events ### 7.2 Serial Host Interface Internal Architecture The DSP views the SHI as a memory-mapped peripheral in the X data memory space. The DSP uses the SHI as a normal memory-mapped peripheral using standard polling or interrupt programming techniques and DMA transfers. Memory mapping allows DSP communication with the SHI registers to be accomplished using standard instructions and addressing modes. In addition, the MOVEP instruction allows interface-to-memory and memory-to-interface data transfers without going through an intermediate register. The DMA controller may be used to service the receive or transmit data path. The single master configuration allows the DSP to directly connect to dumb peripheral devices. For that purpose, a programmable baud-rate generator is included to generate the clock signal for serial transfers. The host side invokes the SHI for communication and data transfer with the DSP through a shift register that may be accessed serially using either the I<sup>2</sup>C or the SPI bus protocols. Figure 7-1 shows the SHI block diagram. Figure 7-1 Serial Host Interface Block Diagram ## 7.3 SHI Clock Generator The SHI clock generator generates the SHI serial clock if the interface operates in the master mode. The clock generator is disabled if the interface operates in the slave mode, except in $I^2C$ mode when the HCKFR bit is set in the HCKR register. When the SHI operates in the slave mode, the clock is external and is input to the SHI (HMST = 0). Figure 7-2 illustrates the internal clock path connections. It is the user's responsibility to select the proper clock rate within the range as defined in the I<sup>2</sup>C and SPI bus specifications. Figure 7-2 SHI Clock Generator # 7.4 Serial Host Interface Programming Model The Serial Host Interface programming model has two parts: - **Host side**—see Figure 7-3 below and Section 7.4.1, "SHI Input/Output Shift Register (IOSR)—Host Side" - **DSP side**—see Figure 7-4 and Section 7.4.2, "SHI Host Transmit Data Register (HTX)—DSP Side" through Section 7.4.6, "SHI Control/Status Register (HCSR)—DSP Side" for detailed information. Figure 7-3 SHI Programming Model—Host Side ### **Serial Host Interface Programming Model** Figure 7-4 SHI Programming Model—DSP Side 7-4 Freescale Semiconductor The SHI interrupt vector table is shown in Table 7-1 and the exception priorities generated by the SHI are shown in Table 7-2 **Table 7-1 SHI Interrupt Vectors** | Program Address | Interrupt Source | |-----------------|-----------------------------| | VBA:\$0040 | SHI Transmit Data | | VBA:\$0042 | SHI Transmit Underrun Error | | VBA:\$0044 | SHI Receive FIFO Not Empty | | VBA:\$0048 | SHI Receive FIFO Full | | VBA:\$004A | SHI Receive Overrun Error | | VBA:\$004C | SHI Bus Error | Table 7-2 SHI Internal Interrupt Priorities | Priority | Interrupt | |----------|-----------------------------| | Highest | SHI Bus Error | | | SHI Receive Overrun Error | | | SHI Transmit Underrun Error | | | SHI Receive FIFO Full | | | SHI Transmit Data | | Lowest | SHI Receive FIFO Not Empty | #### 7.4.1 SHI Input/Output Shift Register (IOSR)—Host Side The variable length Input/Output Shift Register (IOSR) can be viewed as a serial-to-parallel and parallel-to-serial buffer in the SHI. The IOSR is involved with every data transfer in both directions (read and write). In compliance with the I<sup>2</sup>C and SPI bus protocols, data is shifted in and out MSB first. In 8-bit data transfer modes, the most significant byte of the IOSR is used as the shift register. In 16-bit data transfer modes, the two most significant bytes become the shift register. In 24-bit transfer modes, the shift register uses all three bytes of the IOSR (see Figure 7-5). ### NOTE The IOSR cannot be accessed directly either by the host processor or by the DSP. It is fully controlled by the SHI controller logic. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 7-5 Freescale Semiconductor ### **Serial Host Interface Programming Model** Figure 7-5 SHI I/O Shift Register (IOSR) ## 7.4.2 SHI Host Transmit Data Register (HTX)—DSP Side The host transmit data register (HTX) is used for DSP-to-Host data transfers. The HTX register is 24 bits wide. Writing to the HTX register by DSP core instructions or by DMA transfers clears the HTDE flag. The DSP may program the HTIE bit to cause a host transmit data interrupt when HTDE is set (see Section 7.4.6.10, "HCSR Transmit-Interrupt Enable (HTIE)—Bit 11"). Data should not be written to the HTX until HTDE is set in order to prevent overwriting the previous data. HTX is reset to the empty state when in stop mode and during hardware reset, software reset, and individual reset. In the 8-bit data transfer mode the most significant byte of the HTX is transmitted; in the 16-bit mode the two most significant bytes, and in the 24-bit mode all the contents of HTX is transferred. ## 7.4.3 SHI Host Receive Data FIFO (HRX)—DSP Side The 24-bit host receive data FIFO (HRX) is a 10-word deep, First-In-First-Out (FIFO) register used for Host-to-DSP data transfers. The serial data is received via the shift register and then loaded into the HRX. In the 8-bit data transfer mode, the most significant byte of the shift register is transferred to the HRX (the other bits are cleared); in the 16-bit mode the two most significant bytes are transferred (the least significant byte is cleared), and in the 24-bit mode, all 24 bits are transferred to the HRX. The HRX may be read by the DSP while the FIFO is being loaded from the shift register. Reading all data from HRX clears the HRNE flag. The HRX may be read by DSP core instructions or by DMA transfers. The HRX FIFO is reset to the empty state when the chip is in stop mode, and during hardware reset, software reset, and individual reset. # 7.4.4 SHI Slave Address Register (HSAR)—DSP Side The 24-bit slave address register (HSAR) is used when the SHI operates in the $I^2C$ slave mode and is ignored in the other operational modes. HSAR holds five bits of the 7-bit slave device address. The SHI also acknowledges the general call address specified by the $I^2C$ protocol (eight zeroes comprising a 7-bit address and a $R/\overline{W}$ bit), but treats any following data bytes as regular data. That is, the SHI does not differentiate between its dedicated address and the general call address. HSAR cannot be accessed by the host processor. 7-6 Freescale Semiconductor ### 7.4.4.1 HSAR Reserved Bits—Bits 19, 17–0 These bits are reserved. They read as zero and should be written with zero for future compatibility. # 7.4.4.2 HSAR I<sup>2</sup>C Slave Address (HA[6:3], HA1)—Bits 23–20,18 Part of the $I^2C$ slave device address is stored in the read/write HA[6:3], HA1 bits of HSAR. The full 7-bit slave device address is formed by combining the HA[6:3], HA1 bits with the HA0 and HA2 pins to obtain the HA[6:0] slave device address. The full 7-bit slave device address is compared to the received address byte whenever an $I^2C$ master device initiates an $I^2C$ bus transfer. During hardware reset or software reset, HA[6:3] = 1011 and HA1 is cleared; this results in a default slave device address of 1011[HA2]0[HA0]. # 7.4.5 SHI Clock Control Register (HCKR)—DSP Side The HCKR is a 24-bit read/write register that controls SHI clock generator operation. The HCKR bits should be modified only while the SHI is in the individual reset state (HEN = 0 in the HCSR). For proper SHI clock setup, please consult the datasheet. The programmer should not use the combination HRS = 1 and HDM[7:0] = 00000000, since it may cause synchronization problems and improper operation (it is an illegal combination). The HCKR bits are cleared during hardware reset or software reset, except for CPHA, which is set. The HCKR is not affected by the stop state. The HCKR bits are described in the following paragraphs. ## 7.4.5.1 Clock Phase and Polarity (CPHA and CPOL)—Bits 1–0 The Clock Phase (CPHA) bit controls the relationship between the data on the master-in-slave-out (MISO) and master-out-slave-in (MOSI) pins and the clock produced or received at the SCK pin. The CPOL bit determines the clock polarity (1 = active-high, 0 = active-low). The clock phase and polarity should be identical for both the master and slave SPI devices. CPHA and CPOL are functional only when the SHI operates in the SPI mode, and are ignored in the I<sup>2</sup>C mode. The CPHA bit is set and the CPOL bit is cleared during hardware reset and software reset. The programmer may select any of four combinations of serial clock (SCK) phase and polarity when operating in the SPI mode (See Figure 7-6). ### **Serial Host Interface Programming Model** Figure 7-6 SPI Data-To-Clock Timing Diagram If CPOL is cleared, it produces a steady-state low value at the SCK pin of the master device whenever data is not being transferred. If the CPOL bit is set, it produces a high value at the SCK pin of the master device whenever data is not being transferred. CPHA is used with the CPOL bit to select the desired clock-to-data relationship. The CPHA bit, in general, selects the clock edge that captures data and allows it to change states. It has its greatest impact on the first bit transmitted (MSB) in that it does or does not allow a clock transition before the data capture edge. When the SHI is in slave mode and CPHA = 0, the $\overline{SS}$ line must be deasserted and asserted by the external master between each successive word transfer. $\overline{SS}$ must remain asserted between successive bytes within a word. The DSP core should write the next data word to HTX when HTDE = 1, clearing HTDE. However, the data is transferred to the shift register for transmission only when $\overline{SS}$ is deasserted. HTDE is set when the data is transferred from HTX to the shift register. When the SHI is in slave mode and CPHA = 1, the $\overline{SS}$ line may remain asserted between successive word transfers. The $\overline{SS}$ must remain asserted between successive bytes within a word. The DSP core should write the next data word to HTX when HTDE = 1, clearing HTDE. The HTX data is transferred to the shift register for transmission as soon as the shift register is empty. HTDE is set when the data is transferred from HTX to the shift register. When the SHI is in master mode and CPHA = 0, the DSP core should write the next data word to HTX when HTDE = 1, clearing HTDE. The data is transferred immediately to the shift register for transmission. HTDE is set only at the end of the data word transmission. ### **NOTE** The master is responsible for deasserting and asserting the slave device $\overline{SS}$ line between word transmissions. When the SHI is in master mode and CPHA = 1, the DSP core should write the next data word to HTX when HTDE = 1, clearing HTDE. The HTX data is transferred to the shift register for transmission as soon as the shift register is empty. HTDE is set when the data is transferred from HTX to the shift register. ### 7.4.5.2 HCKR Prescaler Rate Select (HRS)—Bit 2 The HRS bit controls a prescaler in series with the clock generator divider. This bit is used to extend the range of the divider when slower clock rates are desired. When HRS is set, the prescaler is bypassed. When HRS is cleared, the fixed divide-by-eight prescaler is operational. HRS is ignored when the SHI operates in the slave mode, except for I<sup>2</sup>C when HCKFR is set. The HRS bit is cleared during hardware reset and software reset ### NOTE Use the equations in the SHI datasheet to determine the value of HRS for the specific serial clock frequency required. ## 7.4.5.3 HCKR Divider Modulus Select (HDM[7:0])—Bits 10–3 The HDM[7:0] bits specify the divide ratio of the clock generator divider. A divide ratio between 1 and 256 (HDM[7:0] = \$00 to \$FF) may be selected. When the SHI operates in the slave mode, the HDM[7:0] bits are ignored (except for I<sup>2</sup>C when HCKFR is set). The HDM[7:0] bits are cleared during hardware reset and software reset. ### NOTE Use the equations in the SHI datasheet to determine the value of HDM[7:0] for the specific serial clock frequency required. ## 7.4.5.4 HCKR Reserved Bits—Bits 23-14, 11 These bits in HCKR are reserved. They are read as zero and should be written with zero for future compatibility. # 7.4.5.5 HCKR Filter Mode (HFM[1:0]) — Bits 13–12 The read/write control bits HFM[1:0] specify the operational mode of the noise reduction filters, as described in Table 7-3. The filters are designed to eliminate undesired spikes that might occur on the clock and data-in lines and allow the SHI to operate in noisy environments when required. One filter is located in the input path of the SCK/SCL line and the other is located in the input path of the data line (i.e., the SDA line when in I<sup>2</sup>C mode, the MISO line when in SPI master mode, and the MOSI line when in SPI slave mode). ### **Serial Host Interface Programming Model** **Table 7-3 SHI Noise Reduction Filter Mode** | HFM1 | HFM0 | Description | |------|------|------------------------| | 0 | 0 | Bypassed (Disabled) | | 0 | 1 | Reserved | | 1 | 0 | Narrow Spike Tolerance | | 1 | 1 | Wide Spike Tolerance | When HFM[1:0] = 00, the filter is bypassed (spikes are **not** filtered out). This mode is useful when higher bit-rate transfers are required and the SHI operates in a noise-free environment. When HFM[1:0] = 10, the narrow-spike-tolerance filter mode is selected. In this mode the filters eliminate spikes with durations of up to 50ns. This mode is suitable for use in mildly noisy environments and imposes some limitations on the maximum achievable bit-rate transfer. When HFM[1:0] = 11, the wide-spike-tolerance filter mode is selected. In this mode the filters eliminate spikes up to 100 ns. This mode is recommended for use in noisy environments; the bit-rate transfer is strictly limited. The wide-spike- tolerance filter mode is highly recommended for use in $I^2C$ bus systems as it fully conforms to the $I^2C$ bus specification and improves noise immunity. ### NOTE HFM[1:0] are cleared during hardware reset and software reset. After changing the filter bits in the HCKR to a non-bypass mode (HFM[1:0] not equal to '00'), the programmer should wait at least ten times the tolerable spike width before enabling the SHI (setting the HEN bit in the HCSR). Similarly, after changing the HI<sup>2</sup>C bit in the HCSR or the CPOL bit in the HCKR, while the filter mode bits are in a non-bypass mode (HFM[1:0] not equal to '00'), the programmer should wait at least ten times the tolerable spike width before enabling the SHI (setting HEN in the HCSR). # 7.4.6 SHI Control/Status Register (HCSR)—DSP Side The HCSR is a 24-bit register that controls the SHI operation and reflects its status. The control bits are read/write. The status bits are read-only. The bits are described in the following paragraphs. When in the stop state or during individual reset, the HCSR status bits are reset to their hardware-reset state, while the control bits are not affected. ## 7.4.6.1 HCSR Host Enable (HEN)—Bit 0 The read/write control bit HEN, when set, enables the SHI. When HEN is cleared, the SHI is disabled (that is, it is in the individual reset state, see below). The HCKR and the HCSR control bits are not affected when HEN is cleared. When operating in master mode, HEN should be cleared only when the SHI is idle (HBUSY = 0). HEN is cleared during hardware reset and software reset. #### 7.4.6.1.1 SHI Individual Reset While the SHI is in the individual reset state, SHI input pins are inhibited, output and bidirectional pins are disabled (high impedance), the HCSR status bits and the transmit/receive paths are reset to the same state produced by hardware reset or software reset. The individual reset state is entered following a one-instruction-cycle delay after clearing HEN. #### HCSR I<sup>2</sup>C/SPI Selection (HI<sup>2</sup>C)—Bit 1 7.4.6.2 The read/write control bit HI<sup>2</sup>C selects whether the SHI operates in the I<sup>2</sup>C or SPI modes. When HI<sup>2</sup>C is cleared, the SHI operates in the SPI mode. When HI<sup>2</sup>C is set, the SHI operates in the I<sup>2</sup>C mode. HI<sup>2</sup>C affects the functionality of the SHI pins as described in Section 2, "Signal/Connection Descriptions". It is recommended that an SHI individual reset be generated (HEN cleared) before changing HI<sup>2</sup>C. HI<sup>2</sup>C is cleared during hardware reset and software reset. #### 7.4.6.3 HCSR Serial Host Interface Mode (HM[1:0])—Bits 3–2 The read/write control bits HM[1:0] select the size of the data words to be transferred, as shown in Table 7-4. HM[1:0] should be modified only when the SHI is idle (HBUSY = 0). HM[1:0] are cleared during hardware reset and software reset | HM1 | НМО | Description | |-----|-----|-------------| | 0 | 0 | 8-bit data | | 0 | 1 | 16-bit data | | 1 | 0 | 24-bit data | | 1 | 1 | Reserved | Table 7-4 SHI Data Size #### HCSR I<sup>2</sup>C Clock Freeze (HCKFR)—Bit 4 7.4.6.4 The read/write control bit HCKFR determines the behavior of the SHI when the SHI is unable to service the master request, when operating in the I<sup>2</sup>C slave mode. The HCKFR bit is used only in the I<sup>2</sup>C slave mode; it is ignored otherwise. If HCKFR is set, the SHI holds the clock line to GND if it is not ready to send data to the master during a read transfer or if the input FIFO is full when the master attempts to execute a write transfer. In this way, the master may detect that the slave is not ready for the requested transfer, without causing an error condition in the slave. When HCKFR is set for transmit sessions, the SHI clock generator must be programmed as if to generate the same serial clock as produced by the external master, otherwise erroneous operation may result. The programmed frequency should be in the range of 1 to 0.75 times the external clock frequency. If HCKFR is cleared, any attempt from the master to execute a transfer when the slave is not ready results in an overrun or underrun error condition. 7-11 Freescale Semiconductor ### **Serial Host Interface Programming Model** It is recommended that an SHI individual reset be generated (HEN cleared) before changing HCKFR. HCKFR is cleared during hardware reset and software reset. ### 7.4.6.5 HCSR FIFO-Enable Control (HFIFO)—Bit 5 The read/write control bit HFIFO selects the receive FIFO size. When HFIFO is cleared, the FIFO has one level. When HFIFO is set, the FIFO has 10 levels. It is recommended that an SHI individual reset be generated (HEN cleared) before changing HFIFO. HFIFO is cleared during hardware reset and software reset. ### 7.4.6.6 HCSR Master Mode (HMST)—Bit 6 The read/write control bit HMST determines the SHI operating mode. If HMST is set, the interface operates in the master mode. If HMST is cleared, the interface operates in the slave mode. The SHI supports a single-master configuration in both I<sup>2</sup>C and SPI modes. When configured as an SPI master, the SHI drives the SCK line and controls the direction of the data lines MOSI and MISO. The $\overline{SS}$ line must be held deasserted in the SPI master mode; if the $\overline{SS}$ line is asserted when the SHI is in SPI master mode, a bus error is generated (the HCSR HBER bit is set—see Section 7.4.6.18, "Host Bus Error (HBER)—Bit 21"). When configured as an I<sup>2</sup>C master, the SHI controls the I<sup>2</sup>C bus by generating start events, clock pulses, and stop events for transmission and reception of serial data. It is recommended that an SHI individual reset be generated (HEN cleared) before changing HMST. HMST is cleared during hardware reset and software reset. # 7.4.6.7 HCSR Host-Request Enable (HRQE[1:0])—Bits 8–7 The read/write control bits HRQE[1:0] are used to control the $\overline{\text{HREQ}}$ pin. When HRQE[1:0] are cleared, the $\overline{\text{HREQ}}$ pin is disabled and held in the high impedance state. If either of HRQE[1:0] are set and the SHI is in a master mode, the $\overline{\text{HREQ}}$ pin becomes an input controlling SCK: deasserting $\overline{\text{HREQ}}$ suspends SCK. If either of HRQE[1:0] are set and the SHI is in a slave mode, $\overline{\text{HREQ}}$ becomes an output and its operation is defined in Table 7-5. HRQE[1:0] should be changed only when the SHI is idle (HBUSY = 0). HRQE[1:0] are cleared during hardware reset and software reset. | HRQE1 | HRQE0 | HREQ Pin Operation | |-------|-------|------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | High impedance | | 0 | 1 | Asserted if IOSR is ready to receive a new word | | 1 | 0 | Asserted if IOSR is ready to transmit a new word | | 1 | 1 | I <sup>2</sup> C: Asserted if IOSR is ready to transmit or receive<br>SPI: Asserted if IOSR is ready to transmit and receive | Table 7-5 HREQ Function In SHI Slave Modes ### 7.4.6.8 HCSR Idle (HIDLE)—Bit 9 The read/write control/status bit HIDLE is used only in the I<sup>2</sup>C master mode; it is ignored otherwise. It is only possible to set the HIDLE bit during writes to the HCSR. HIDLE is cleared by writing to HTX. To ensure correct transmission of the slave device address byte, HIDLE should be set only when HTX is empty (HTDE = 1). After HIDLE is set, a write to HTX clears HIDLE and causes the generation of a stop event, a start event, and then the transmission of the eight MSBs of the data as the slave device address byte. While HIDLE is cleared, data written to HTX is transmitted as is. If the SHI completes transmitting a word and there is no new data in HTX, the clock is suspended after sampling ACK. If HIDLE is set when the SHI completes transmitting a word with no new data in HTX, a stop event is generated. HIDLE determines the acknowledge that the receiver sends after correct reception of a byte. If HIDLE is cleared, the reception is acknowledged by sending a 0 bit on the SDA line at the ACK clock tick. If HIDLE is set, the reception is not acknowledged (a 1 bit is sent). It is used to signal an end-of-data to a slave transmitter by not generating an ACK on the last byte. As a result, the slave transmitter must release the SDA line to allow the master to generate the stop event. If the SHI completes receiving a word and the HRX FIFO is full, the clock is suspended before transmitting an ACK. While HIDLE is cleared the bus is busy, that is, the start event was sent but no stop event was generated. Setting HIDLE causes a stop event after receiving the current word. HIDLE is set while the SHI is not in the I<sup>2</sup>C master mode, while the chip is in the stop state, and during hardware reset, software reset and individual reset. ### NOTE Programmers should take care to ensure that all DMA channel service to HTX is disabled before setting HIDLE. ## 7.4.6.9 HCSR Bus-Error Interrupt Enable (HBIE)—Bit 10 The read/write control bit HBIE is used to enable the SHI bus-error interrupt. If HBIE is cleared, bus-error interrupts are disabled, and the HBER status bit must be polled to determine if an SHI bus error occurred. If both HBIE and HBER are set, the SHI requests an SHI bus-error interrupt service from the interrupt controller. HBIE is cleared by hardware reset and software reset. ### NOTE Clearing HBIE masks a pending bus-error interrupt only after a one instruction cycle delay. If HBIE is cleared in a long interrupt service routine, it is recommended that at least one other instruction separate the instruction that clears HBIE and the RTI instruction at the end of the interrupt service routine. # 7.4.6.10 HCSR Transmit-Interrupt Enable (HTIE)—Bit 11 The read/write control bit HTIE is used to enable the SHI transmit data interrupts. If HTIE is cleared, transmit interrupts are disabled, and the HTDE status bit must be polled to determine if HTX is empty. If both HTIE and HTDE are set and HTUE is cleared, the SHI requests an SHI transmit-data interrupt service from the interrupt controller. If both HTIE and HTUE are set, the SHI requests an SHI DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 7-13 ### **Serial Host Interface Programming Model** transmit-underrun-error interrupt service from the interrupt controller. HTIE is cleared by hardware reset and software reset. ### NOTE Clearing HTIE masks a pending transmit interrupt only after a one instruction cycle delay. If HTIE is cleared in a long interrupt service routine, it is recommended that at least one other instruction separate the instruction that clears HTIE and the RTI instruction at the end of the interrupt service routine. ## 7.4.6.11 HCSR Receive Interrupt Enable (HRIE[1:0])—Bits 13–12 The read/write control bits HRIE[1:0] are used to enable the SHI receive-data interrupts. If HRIE[1:0] are cleared, receive interrupts are disabled, and the HRNE and HRFF (bits 17 and 19, see below) status bits must be polled to determine if there is data in the receive FIFO. If HRIE[1:0] are not cleared, receive interrupts are generated according to Table 7-6. HRIE[1:0] are cleared by hardware and software reset. | HRIE[1:0] | Interrupt | Condition | |-----------|----------------------------------------------|-----------------------------------| | 00 | Disabled | Not applicable | | 01 | Receive FIFO not empty Receive Overrun Error | HRNE = 1 and HROE = 0<br>HROE = 1 | | 10 | Reserved | Not applicable | | 11 | Receive FIFO full Receive Overrun Error | HRFF = 1 and HROE = 0<br>HROE = 1 | Table 7-6 HCSR Receive Interrupt Enable Bits #### NOTE Clearing HRIE[1:0] masks a pending receive interrupt only after a one instruction cycle delay. If HRIE[1:0] are cleared in a long interrupt service routine, it is recommended that at least one other instruction separate the instruction that clears HRIE[1:0] and the RTI instruction at the end of the interrupt service routine. ## 7.4.6.12 HCSR Host Transmit Underrun Error (HTUE)—Bit 14 The read-only status bit HTUE indicates whether a transmit-underrun error occurred. Transmit-underrun errors can occur only when operating in the SPI slave mode or the I<sup>2</sup>C slave mode when HCKFR is cleared. In a master mode, transmission takes place on demand and no underrun can occur. HTUE is set when both the shift register and the HTX register are empty and the external master begins reading the next word: - When operating in the I<sup>2</sup>C mode, HTUE is set in the falling edge of the ACK bit. In this case, the SHI retransmits the previously transmitted word. - When operating in the SPI mode, HTUE is set at the first clock edge if CPHA = 1; it is set at the assertion of $\overline{SS}$ if CPHA = 0. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 7-14 Freescale Semiconductor If a transmit interrupt occurs with HTUE set, the transmit-underrun interrupt vector is generated. If a transmit interrupt occurs with HTUE cleared, the regular transmit-data interrupt vector is generated. HTUE is cleared by reading the HCSR and then writing to the HTX register. HTUE is cleared by hardware reset, software reset, SHI individual reset, and during the stop state. #### 7.4.6.13 HCSR Host Transmit Data Empty (HTDE)—Bit 15 The read-only status bit HTDE indicates whether the HTX register is empty and can be written by the DSP. HTDE is set when the data word is transferred from HTX to the shift register, except in SPI master mode when CPHA = 0 (see HCKR). When in the SPI master mode with CPHA = 0, HTDE is set after the end of the data word transmission. HTDE is cleared when the DSP writes the HTX either with write instructions or DMA transfers. HTDE is set by hardware reset, software reset, SHI individual reset, and during the stop state. #### 7.4.6.14 HCSR Reserved Bits—Bits 23, 18 and 16 These bits are reserved. They read as zero and should be written with zero for future compatibility. #### 7.4.6.15 Host Receive FIFO Not Empty (HRNE)—Bit 17 The read-only status bit HRNE indicates that the Host Receive FIFO (HRX) contains at least one data word. HRNE is set when the FIFO is not empty. HRNE is cleared when HRX is read by the DSP (read instructions or DMA transfers), reducing the number of words in the FIFO to zero. HRNE is cleared during hardware reset, software reset, SHI individual reset, and during the stop state. #### 7.4.6.16 Host Receive FIFO Full (HRFF)—Bit 19 The read-only status bit HRFF indicates, when set, that the Host Receive FIFO (HRX) is full. HRFF is cleared when HRX is read by the DSP (read instructions or DMA transfers) and at least one place is available in the FIFO. HRFF is cleared by hardware reset, software reset, SHI individual reset, and during the stop state. #### 7.4.6.17 Host Receive Overrun Error (HROE)—Bit 20 The read-only status bit HROE indicates, when set, that a data-receive overrun error has occurred. Receive-overrun errors cannot occur when operating in the I<sup>2</sup>C master mode, because the clock is suspended if the receive FIFO is full; nor can they occur in the I<sup>2</sup>C slave mode when HCKFR is set. HROE is set when the shift register (IOSR) is filled and ready to transfer the data word to the HRX FIFO and the FIFO is already full (HRFF is set). When a receive-overrun error occurs, the shift register is not transferred to the FIFO. If a receive interrupt occurs with HROE set, the receive-overrun interrupt vector is generated. If a receive interrupt occurs with HROE cleared, the regular receive-data interrupt vector is generated. HROE is cleared by reading the HCSR with HROE set, followed by reading HRX. HROE is cleared by hardware reset, software reset, SHI individual reset, and during the stop state. Freescale Semiconductor 7-15 #### **Characteristics Of The SPI Bus** ## 7.4.6.18 Host Bus Error (HBER)—Bit 21 The read-only status bit HBER indicates, when set, that an SHI bus error occurred when operating as a master (HMST set). In $I^2C$ mode, HBER is set if the transmitter does not receive an acknowledge after a byte is transferred; then a stop event is generated and transmission is suspended. In SPI mode, HBER is set if $\overline{SS}$ is asserted; then transmission is suspended at the end of transmission of the current word. HBER is cleared only by hardware reset, software reset, SHI individual reset, and during the stop state. ## 7.4.6.19 HCSR Host Busy (HBUSY)—Bit 22 The read-only status bit HBUSY indicates that the $I^2C$ bus is busy (when in the $I^2C$ mode) or that the SHI itself is busy (when in the SPI mode). When operating in the $I^2C$ mode, HBUSY is set after the SHI detects a start event and remains set until a stop event is detected. When operating in the slave SPI mode, HBUSY is set while $\overline{SS}$ is asserted. When operating in the master SPI mode, HBUSY is set if the HTX register is not empty or if the IOSR is not empty. HBUSY is cleared otherwise. HBUSY is cleared by hardware reset, software reset, SHI individual reset, and during the stop state. ### 7.5 Characteristics Of The SPI Bus The SPI bus consists of two serial data lines (MISO and MOSI), a clock line (SCK), and a Slave Select line ( $\overline{SS}$ ). During an SPI transfer, a byte is shifted out one data pin while a different byte is simultaneously shifted in through a second data pin. It can be viewed as two 8-bit shift registers connected together in a circular manner, with one shift register on the master side and the other on the slave side. Thus the data bytes in the master device and slave device are exchanged. The MISO and MOSI data pins are used for transmitting and receiving serial data. When the SPI is configured as a master, MISO is the master data input line, and MOSI is the master data output line. When the SPI is configured as a slave device, MISO is the slave data output line, and MOSI is the slave data input line. Clock control logic allows a selection of clock polarity and a choice of two fundamentally different clocking protocols to accommodate most available synchronous serial peripheral devices. When the SPI is configured as a master, the control bits in the HCKR select the appropriate clock rate, as well as the desired clock polarity and phase format (see Figure 7-6). The $\overline{SS}$ line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activity (i.e., they keep their MISO output pin in the high-impedance state). When the SHI is configured as an SPI master device, the $\overline{SS}$ line should be held high. If the $\overline{SS}$ line is driven low when the SHI is in SPI master mode, a bus error is generated (the HCSR HBER bit is set). # 7.6 Characteristics Of The I<sup>2</sup>C Bus The $I^2C$ serial bus consists of two bidirectional lines, one for data signals (SDA) and one for clock signals (SCL). Both the SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor. ### NOTE In the I<sup>2</sup>C bus specifications, the standard mode (100 kHz clock rate) and a fast mode (400 kHz clock rate) are defined. The SHI can operate in either mode. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 7-16 Freescale Semiconductor ### 7.6.1 Overview The I<sup>2</sup>C bus protocol must conform to the following rules: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line when the clock line is high are interpreted as control signals (see Figure 7-7). Figure 7-7 I<sup>2</sup>C Bit Transfer Accordingly, the I<sup>2</sup>C bus protocol defines the following events: - Bus not busy—Both data and clock lines remain high. - **Start data transfer**—The start event is defined as a change in the state of the data line, from high to low, while the clock is high (see Figure 7-8). - **Stop data transfer**—The stop event is defined as a change in the state of the data line, from low to high, while the clock is high (see Figure 7-8). - **Data valid**—The state of the data line represents valid data when, after a start event, the data line is stable for the duration of the high period of the clock signal. The data on the line may be changed during the low period of the clock signal. There is one clock pulse per bit of data. Figure 7-8 I<sup>2</sup>C Start and Stop Events Each 8-bit word is followed by one acknowledge bit. This acknowledge bit is a high level put on the bus by the transmitter when the master device generates an extra acknowledge-related clock pulse. A slave receiver that is addressed must generate an acknowledge after each byte is received. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The acknowledging device must pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable low during the high period of the acknowledge-related clock pulse (see Figure 7-9). ### Characteristics Of The I<sup>2</sup>C Bus Figure 7-9 Acknowledgment on the I<sup>2</sup>C Bus A device generating a signal is called a transmitter, and a device receiving a signal is called a receiver. A device controlling a signal is called a master and devices controlled by the master are called slaves. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte clocked out of the slave device. In this case the transmitter must leave the data line high to enable the master to generate the stop event. Handshaking may also be accomplished by using the clock synchronizing mechanism. Slave devices can hold the SCL line low, after receiving and acknowledging a byte, to force the master into a wait state until the slave device is ready for the next byte transfer. The SHI supports this feature when operating as a master device and waits until the slave device releases the SCL line before proceeding with the data transfer. ## 7.6.2 I<sup>2</sup>C Data Transfer Formats I<sup>2</sup>C bus data transfers follow the following process: after the start event, a slave device address is sent. The address consists of seven address bits and an eighth bit as a data direction bit (R/W). In the data direction bit, zero indicates a transmission (write), and one indicates a request for data (read). A data transfer is always terminated by a stop event generated by the master device. However, if the master device still wishes to communicate on the bus, it can generate another start event, and address another slave device without first generating a stop event (the SHI does not support this feature when operating as an I<sup>2</sup>C master device). This method is also used to provide indivisible data transfers. Various combinations of read/write formats are illustrated in Figure 7-10 and Figure 7-11. Figure 7-10 I<sup>2</sup>C Bus Protocol For Host Write Cycle DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 7-18 Freescale Semiconductor Figure 7-11 I<sup>2</sup>C Bus Protocol For Host Read Cycle ### NOTE The first data byte in a write-bus cycle can be used as a user-predefined control byte (e.g., to determine the location to which the forthcoming data bytes should be transferred). #### **SHI Programming Considerations** 7.7 The SHI implements both SPI and I<sup>2</sup>C bus protocols and can be programmed to operate as a slave device or a single-master device. Once the operating mode is selected, the SHI may communicate with an external device by receiving and/or transmitting data. Before changing the SHI operational mode, an SHI individual reset should be generated by clearing the HEN bit. The following paragraphs describe programming considerations for each operational mode. #### 7.7.1 **SPI Slave Mode** The SPI slave mode is entered by enabling the SHI (HEN=1), selecting the SPI mode (HI<sup>2</sup>C=0), and selecting the slave mode of operation (HMST=0). The programmer should verify that the CPHA and CPOL bits (in the HCKR) correspond to the external host clock phase and polarity. Other HCKR bits are ignored. When configured in the SPI slave mode, the SHI external pins operate as follows: - SCK/SCL is the SCK serial clock input. - MISO/SDA is the MISO serial data output. - MOSI/HA0 is the MOSI serial data input. - $\overline{SS}/HA2$ is the $\overline{SS}$ slave select input. - HREQ is the Host Request output. In the SPI slave mode, a receive, transmit, or full-duplex data transfer may be performed. Actually, the interface performs data receive and transmit simultaneously. The status bits of both receive and transmit paths are active; however, the programmer may disable undesired interrupts and ignore irrelevant status bits. It is recommended that an SHI individual reset (HEN cleared) be generated before beginning data reception in order to reset the HRX FIFO to its initial (empty) state (e.g., when switching from transmit to receive data). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 7-19 ### **SHI Programming Considerations** If a write to HTX occurs, its contents are transferred to IOSR between data word transfers. The IOSR data is shifted out (via MISO) and received data is shifted in (via MOSI). The DSP may write HTX with either DSP instructions or DMA transfers if the HTDE status bit is set. If no writes to HTX occur, the contents of HTX are not transferred to IOSR, so the data shifted out when receiving is the data present in the IOSR at the time. The HRX FIFO contains valid receive data, which the DSP can read with either DSP instructions or DMA transfers (if the HRNE status bit is set). The $\overline{\text{HREQ}}$ output pin, if enabled for receive (HRQE[1:0] = 01), is asserted when the IOSR is ready for receive and the HRX FIFO is not full; this operation guarantees that the next received data word is stored in the FIFO. The $\overline{\text{HREQ}}$ output pin, if enabled for transmit (HRQE[1:0] = 10), is asserted when the IOSR is loaded from HTX with a new data word to transfer. If $\overline{\text{HREQ}}$ is enabled for both transmit and receive (HRQE[1:0] = 11), it is asserted when the receive and transmit conditions are both true. $\overline{\text{HREQ}}$ is deasserted at the first clock pulse of the next data word transfer. The $\overline{\text{HREQ}}$ line may be used to interrupt the external master device. Connecting the $\overline{\text{HREQ}}$ line between two SHI-equipped DSPs, one operating as an SPI master device and the other as an SPI slave device, enables full hardware handshaking if operating with CPHA = 1. The $\overline{SS}$ line should be kept asserted during a data word transfer. If the $\overline{SS}$ line is deasserted before the end of the data word transfer, the transfer is aborted and the received data word is lost. ### 7.7.2 SPI Master Mode The SPI master mode is initiated by enabling the SHI (HEN = 1), selecting the SPI mode ( $HI^2C = 0$ ), and selecting the master mode of operation (HMST = 1). Before enabling the SHI as an SPI master device, the programmer should program the proper clock rate, phase and polarity in HCKR. When configured in the SPI master mode, the SHI external pins operate as follows: - SCK/SCL is the SCK serial clock output. - MISO/SDA is the MISO serial data input. - MOSI/HA0 is the MOSI serial data output. - $\overline{SS}/HA2$ is the $\overline{SS}$ input. It should be kept deasserted (high) for proper operation. - HREQ is the Host Request input. The external slave device can be selected either by using external logic or by activating a GPIO pin connected to its $\overline{SS}$ pin. However, the $\overline{SS}$ input pin of the SPI master device should be held deasserted (high) for proper operation. If the SPI master device $\overline{SS}$ pin is asserted, the host bus error status bit (HBER) is set. If the HBIE bit is also set, the SHI issues a request to the DSP interrupt controller to service the SHI bus error interrupt. In the SPI master mode the DSP must write to HTX to receive, transmit or perform a full-duplex data transfer. Actually, the interface performs simultaneous data receive and transmit. The status bits of both receive and transmit paths are active; however, the programmer may disable undesired interrupts and ignore irrelevant status bits. In a data transfer, the HTX is transferred to IOSR, clock pulses are generated, the IOSR data is shifted out (via MOSI) and received data is shifted in (via MISO). The DSP programmer may write HTX (if the HTDE status bit is set) with either DSP instructions or DMA transfers to initiate the transfer of the next word. The HRX FIFO contains valid receive data, which the DSP can read with either DSP instructions or DMA transfers, if the HRNE status bit is set. 7-20 Freescale Semiconductor It is recommended that an SHI individual reset (HEN cleared) be generated before beginning data reception in order to reset the receive FIFO to its initial (empty) state (e.g., when switching from transmit to receive data). The HREQ input pin is ignored by the SPI master device if the HRQE[1:0] bits are cleared, and considered if any of them is set. When asserted by the slave device, HREO indicates that the external slave device is ready for the next data transfer. As a result, the SPI master sends clock pulses for the full data word transfer. HREQ is deasserted by the external slave device at the first clock pulse of the new data transfer. When deasserted, HREQ prevents the clock generation of the next data word transfer until it is asserted again. Connecting the HREQ line between two SHI-equipped DSPs, one operating as an SPI master device and the other as an SPI slave device, enables full hardware handshaking if CPHA = 1. For CPHA = 0, $\overline{\text{HREQ}}$ should be disabled by clearing HRQE[1:0]. #### I<sup>2</sup>C Slave Mode 7.7.3 The I<sup>2</sup>C slave mode is entered by enabling the SHI (HEN=1), selecting the I<sup>2</sup>C mode (HI<sup>2</sup>C=1), and selecting the slave mode of operation (HMST=0). In this operational mode the contents of HCKR are ignored. When configured in the I<sup>2</sup>C slave mode, the SHI external pins operate as follows: - SCK/SCL is the SCL serial clock input. - MISO/SDA is the SDA open drain serial data line. - MOSI/HA0 is the HA0 slave device address input. - SS/HA2 is the HA2 slave device address input. - HREQ is the Host Request output. When the SHI is enabled and configured in the I<sup>2</sup>C slave mode, the SHI controller inspects the SDA and SCL lines to detect a start event. Upon detection of the start event, the SHI receives the slave device address byte and enables the slave device address recognition unit. If the slave device address byte was not identified as its personal address, the SHI controller fails to acknowledge this byte by not driving low the SDA line at the ninth clock pulse (ACK = 1). However, it continues to poll the SDA and SCL lines to detect a new start event. If the personal slave device address was correctly identified, the slave device address byte is acknowledged (ACK = 0 is sent) and a receive/transmit session is initiated according to the eighth bit of the received slave device address byte (i.e., the $R/\overline{W}$ bit). #### Receive Data in I<sup>2</sup>C Slave Mode 7.7.3.1 A receive session is initiated when the personal slave device address has been correctly identified and the R/W bit of the received slave device address byte has been cleared. Following a receive initiation, data in the SDA line is shifted into IOSR MSB first. Following each received byte, an acknowledge (ACK = 0) is sent at the ninth clock pulse via the SDA line. Data is acknowledged bytewise, as required by the I<sup>2</sup>C bus protocol, and is transferred to the HRX FIFO when the complete word (according to HM[1:0]) is filled into IOSR. It is the responsibility of the programmer to select the correct number of bytes in an I<sup>2</sup>C frame so that they fit in a complete number of words. For this purpose, the slave device address byte does not count as part of the data; therefore, it is treated separately. Freescale Semiconductor 7-21 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **SHI Programming Considerations** In a receive session, only the receive path is enabled and HTX to IOSR transfers are inhibited. The HRX FIFO contains valid data, which may be read by the DSP with either DSP instructions or DMA transfers (if the HRNE status bit is set). If HCKFR is cleared, when the HRX FIFO is full and IOSR is filled, an overrun error occurs and the HROE status bit is set. In this case, the last received byte is not acknowledged (ACK=1 is sent) and the word in the IOSR is not transferred to the HRX FIFO. This may inform the external I<sup>2</sup>C master device of the occurrence of an overrun error on the slave side. Consequently the I<sup>2</sup>C master device may terminate this session by generating a stop event. If HCKFR is set, when the HRX FIFO is full the SHI holds the clock line to GND not letting the master device write to IOSR, which eliminates the possibility of reaching the overrun condition. The $\overline{HREQ}$ output pin, if enabled for receive (HRQE[1:0] = 01), is asserted when the IOSR is ready to receive and the HRX FIFO is not full; this operation guarantees that the next received data word is stored in the FIFO. $\overline{HREQ}$ is deasserted at the first clock pulse of the next received word. The $\overline{HREQ}$ line may be used to interrupt the external I<sup>2</sup>C master device. Connecting the $\overline{HREQ}$ line between two SHI-equipped DSPs, one operating as an I<sup>2</sup>C master device and the other as an I<sup>2</sup>C slave device, enables full hardware handshaking. ## 7.7.3.2 Transmit Data In I<sup>2</sup>C Slave Mode A transmit session is initiated when the personal slave device address has been correctly identified and the $R/\overline{W}$ bit of the received slave device address byte has been set. Following a transmit initiation, the IOSR is loaded from HTX (assuming the latter was not empty) and its contents are shifted out, MSB first, on the SDA line. Following each transmitted byte, the SHI controller samples the SDA line at the ninth clock pulse, and inspects the ACK status. If the transmitted byte was acknowledged (ACK = 0), the SHI controller continues and transmits the next byte. However, if it was not acknowledged (ACK = 1), the transmit session is stopped and the SDA line is released. Consequently, the external master device may generate a stop event in order to terminate the session. HTX contents are transferred to IOSR when the complete word (according to HM[1:0]) has been shifted out. It is, therefore, the responsibility of the programmer to select the correct number of bytes in an I<sup>2</sup>C frame so that they fit in a complete number of words. For this purpose, the slave device address byte does not count as part of the data; therefore, it is treated separately. In a transmit session, only the transmit path is enabled and the IOSR-to-HRX FIFO transfers are inhibited. When the HTX transfers its valid data word to IOSR, the HTDE status bit is set and the DSP may write a new data word to HTX with either DSP instructions or DMA transfers. If HCKFR is cleared and both IOSR and HTX are empty when the master device attempts a transmit session, an underrun condition occurs, setting the HTUE status bit, and the previous word is retransmitted. If HCKFR is set and both IOSR and HTX are empty when the master device attempts a transmit session, the SHI holds the clock line to GND to avoid an underrun condition. The $\overline{\text{HREQ}}$ output pin, if enabled for transmit (HRQE[1:0] = 10), is asserted when HTX is transferred to IOSR for transmission. When asserted, $\overline{\text{HREQ}}$ indicates that the slave device is ready to transmit the next data word. $\overline{\text{HREQ}}$ is deasserted at the first clock pulse of the next transmitted data word. The $\overline{\text{HREQ}}$ line 7-22 Freescale Semiconductor may be used to interrupt the external $I^2C$ master device. Connecting the $\overline{HREQ}$ line between two SHI-equipped DSPs, one operating as an $I^2C$ master device and the other as an $I^2C$ slave device, enables full hardware handshaking. ## 7.7.4 I<sup>2</sup>C Master Mode The I<sup>2</sup>C master mode is entered by enabling the SHI (HEN=1), selecting the I<sup>2</sup>C mode (HI<sup>2</sup>C=1) and selecting the master mode of operation (HMST=1). Before enabling the SHI as an I<sup>2</sup>C master, the programmer should program the appropriate clock rate in HCKR. When configured in the I<sup>2</sup>C master mode, the SHI external pins operate as follows: - SCK/SCL is the SCL open drain serial clock output. - MISO/SDA is the SDA open drain serial data line. - MOSI/HA0 is the HA0 slave device address input. - SS/HA2 is the HA2 slave device address input. - HREQ is the Host Request input. In the I<sup>2</sup>C master mode, a data transfer session is always initiated by the DSP by writing to the HTX register when HIDLE is set. This condition ensures that the data byte written to HTX is interpreted as being a slave address byte. This data byte must specify the slave device address to be selected and the requested data transfer direction #### NOTE The slave address byte should be located in the high portion of the data word, whereas the middle and low portions are ignored. Only one byte (the slave address byte) is shifted out, independent of the word length defined by the HM[1:0] bits. In order for the DSP to initiate a data transfer the following actions are to be performed: - The DSP tests the HIDLE status bit. - If the HIDLE status bit is set, the DSP writes the slave device address and the $R/\overline{W}$ bit to the most significant byte of HTX. - The SHI generates a start event. - The SHI transmits one byte only, internally samples the R/W direction bit (last bit), and accordingly initiates a receive or transmit session. - The SHI inspects the SDA level at the ninth clock pulse to determine the ACK value. If acknowledged (ACK = 0), it starts its receive or transmit session according to the sampled $R/\overline{W}$ value. If not acknowledged (ACK = 1), the HBER status bit in HCSR is set, which causes an SHI Bus Error interrupt request if HBIE is set, and a stop event is generated. The $\overline{HREQ}$ input pin is ignored by the $I^2C$ master device if HRQE[1:0] are cleared, and considered if either of them is set. When asserted, $\overline{HREQ}$ indicates that the external slave device is ready for the next data transfer. As a result, the $I^2C$ master device sends clock pulses for the full data word transfer. $\overline{HREQ}$ is deasserted by the external slave device at the first clock pulse of the next data transfer. When deasserted, $\overline{HREQ}$ prevents the clock generation of the next data word transfer until it is asserted again. Connecting ### **SHI Programming Considerations** the $\overline{HREQ}$ line between two SHI-equipped DSPs, one operating as an I<sup>2</sup>C master device and the other as an I<sup>2</sup>C slave device, enables full hardware handshaking. # 7.7.4.1 Receive Data in I<sup>2</sup>C Master Mode A receive session is initiated if the $R/\overline{W}$ direction bit of the transmitted slave device address byte is set. Following a receive initiation, data in the SDA line is shifted into IOSR MSB first. Following each received byte, an acknowledge (ACK = 0) is sent at the ninth clock pulse via the SDA line if the HIDLE control bit is cleared. Data is acknowledged bytewise, as required by the $I^2C$ bus protocol, and is transferred to the HRX FIFO when the complete word (according to HM[1:0]) is filled into IOSR. It is the responsibility of the programmer to select the correct number of bytes in an $I^2C$ frame so that they fit in a complete number of words. For this purpose, the slave device address byte does not count as part of the data; therefore, it is treated separately. If the I<sup>2</sup>C slave transmitter is acknowledged, it should transmit the next data byte. In order to terminate the receive session, the programmer should set the HIDLE bit at the last required data word. As a result, the last byte of the next received data word is not acknowledged, the slave transmitter releases the SDA line, and the SHI generates the stop event and terminates the session. In a receive session, only the receive path is enabled and the HTX-to-IOSR transfers are inhibited. If the HRNE status bit is set, the HRX FIFO contains valid data, which may be read by the DSP with either DSP instructions or DMA transfers. When the HRX FIFO is full, the SHI suspends the serial clock just before acknowledge. In this case, the clock is reactivated when the FIFO is read (the SHI gives an ACK = 0 and proceeds receiving). ## 7.7.4.2 Transmit Data In I<sup>2</sup>C Master Mode A transmit session is initiated if the $R/\overline{W}$ direction bit of the transmitted slave device address byte is cleared. Following a transmit initiation, the IOSR is loaded from HTX (assuming HTX is not empty) and its contents are shifted out, MSB-first, on the SDA line. Following each transmitted byte, the SHI controller samples the SDA line at the ninth clock pulse, and inspects the ACK status. If the transmitted byte was acknowledged (ACK=0), the SHI controller continues transmitting the next byte. However, if it was not acknowledged (ACK=1), the HBER status bit is set to inform the DSP side that a bus error (or overrun, or any other exception in the slave device) has occurred. Consequently, the $I^2C$ master device generates a stop event and terminates the session. HTX contents are transferred to the IOSR when the complete word (according to HM[1:0]) has been shifted out. It is, therefore, the responsibility of the programmer to select the right number of bytes in an $I^2C$ frame so that they fit in a complete number of words. Remember that for this purpose, the slave device address byte does not count as part of the data. In a transmit session, only the transmit path is enabled and the IOSR-to-HRX FIFO transfers are inhibited. When the HTX transfers its valid data word to the IOSR, the HTDE status bit is set and the DSP may write a new data word to HTX with either DSP instructions or DMA transfers. If both IOSR and HTX are empty, the SHI suspends the serial clock until new data is written into HTX (when the SHI proceeds with the transmit session) or HIDLE is set (the SHI reactivates the clock to generate the stop event and terminate the transmit session). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 7-24 Freescale Semiconductor # 7.7.5 SHI Operation During DSP Stop The SHI operation cannot continue when the DSP is in the stop state, because no DSP clocks are active. While the DSP is in the stop state, the SHI remains in the individual reset state. While in the individual reset state the following is true: - If the SHI was operating in the I<sup>2</sup>C mode, the SHI signals are disabled (high impedance state). - If the SHI was operating in the SPI mode, the SHI signals are not affected. - The HCSR status bits and the transmit/receive paths are reset to the same state produced by hardware reset or software reset. - The HCSR and HCKR control bits are not affected. ### NOTE It is recommended that the SHI be disabled before entering the stop state. **SHI Programming Considerations** # **NOTES** # 8 Enhanced Serial AUDIO Interface (ESAI) ### 8.1 Introduction The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals which implement the Freescale SPI serial protocol. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. It is a superset of the 56300 Family ESSI peripheral and of the 56000 Family SAI peripheral. #### NOTE The DSP56366 has two ESAI modules. This section describes the ESAI, and Section 9 describes the ESAI\_1. The ESAI and ESAI\_1 share 4 data pins. This is described in the ESAI\_1 section. The ESAI block diagram is shown in Figure 8-1. The ESAI is named synchronous because all serial transfers are synchronized to a clock. Additional synchronization signals are used to delineate the word frames. The normal mode of operation is used to transfer data at a periodic rate, one word per period. The network mode is similar in that it is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. This mode can be used to build time division multiplexed (TDM) networks. In contrast, the on-demand mode is intended for non-periodic transfers of data and to transfer data serially at high speed when the data becomes available. This mode offers a subset of the SPI protocol. ### Introduction Figure 8-1 ESAI Block Diagram 8-2 Freescale Semiconductor #### 8.2 **ESAI Data and Control Pins** Three to twelve pins are required for operation, depending on the operating mode selected and the number of transmitters and receivers enabled. The SDO0 and SDO1 pins are used by transmitters 0 and 1 only. The SDO2/SDI3, SDO3/SDI2, SDO4/SDI1, and SDO5/SDI0 pins are shared by transmitters 2 to 5 with receivers 0 to 3. The actual mode of operation is selected under software control. All transmitters operate fully synchronized under control of the same transmitter clock signals. All receivers operate fully synchronized under control of the same receiver clock signals. #### 8.2.1 Serial Transmit 0 Data Pin (SDO0) SDO0 is used for transmitting data from the TX0 serial transmit shift register. SDO0 is an output when data is being transmitted from the TX0 shift register. In the on-demand mode with an internally generated bit clock, the SDO0 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO0 may be programmed as a general-purpose I/O pin (PC11) when the ESAI SDO0 function is not being used. #### 8.2.2 Serial Transmit 1 Data Pin (SDO1) SDO1 is used for transmitting data from the TX1 serial transmit shift register. SDO1 is an output when data is being transmitted from the TX1 shift register. In the on-demand mode with an internally generated bit clock, the SDO1 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO1 may be programmed as a general-purpose I/O pin (PC10) when the ESAI SDO1 function is not being used. #### 8.2.3 Serial Transmit 2/Receive 3 Data Pin (SDO2/SDI3) SDO2/SDI3 is used as the SDO2 for transmitting data from the TX2 serial transmit shift register when programmed as a transmitter pin, or as the SDI3 signal for receiving serial data to the RX3 serial receive shift register when programmed as a receiver pin. SDO2/SDI3 is an input when data is being received by the RX3 shift register. SDO2/SDI3 is an output when data is being transmitted from the TX2 shift register. In the on-demand mode with an internally generated bit clock, the SDO2/SDI3 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO2/SDI3 may be programmed as a general-purpose I/O pin (PC9) when the ESAI SDO2 and SDI3 functions are not being used. ### **ESAI Data and Control Pins** # 8.2.4 Serial Transmit 3/Receive 2 Data Pin (SDO3/SDI2) SDO3/SDI2 is used as the SDO3 signal for transmitting data from the TX3 serial transmit shift register when programmed as a transmitter pin, or as the SDI2 signal for receiving serial data to the RX2 serial receive shift register when programmed as a receiver pin. SDO3/SDI2 is an input when data is being received by the RX2 shift register. SDO3/SDI2 is an output when data is being transmitted from the TX3 shift register. In the on-demand mode with an internally generated bit clock, the SDO3/SDI2 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO3/SDI2 may be programmed as a general-purpose I/O pin (PC8) when the ESAI SDO3 and SDI2 functions are not being used. ## 8.2.5 Serial Transmit 4/Receive 1 Data Pin (SDO4/SDI1) SDO4/SDI1 is used as the SDO4 signal for transmitting data from the TX4 serial transmit shift register when programmed as transmitter pin, or as the SDI1 signal for receiving serial data to the RX1 serial receive shift register when programmed as a receiver pin. SDO4/SDI1 is an input when data is being received by the RX1 shift register. SDO4/SDI1 is an output when data is being transmitted from the TX4 shift register. In the on-demand mode with an internally generated bit clock, the SDO4/SDI1 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO4/SDI1 may be programmed as a general-purpose I/O pin (PC7) when the ESAI SDO4 and SDI1 functions are not being used. # 8.2.6 Serial Transmit 5/Receive 0 Data Pin (SDO5/SDI0) SDO5/SDI0 is used as the SDO5 signal for transmitting data from the TX5 serial transmit shift register when programmed as transmitter pin, or as the SDI0 signal for receiving serial data to the RX0 serial shift register when programmed as a receiver pin. SDO5/SDI0 is an input when data is being received by the RX0 shift register. SDO5/SDI0 is an output when data is being transmitted from the TX5 shift register. In the on-demand mode with an internally generated bit clock, the SDO5/SDI0 pin becomes high impedance for a full clock period after the last data bit has been transmitted, assuming another data word does not follow immediately. If a data word follows immediately, there is no high-impedance interval. SDO5/SDI0 may be programmed as a general-purpose I/O pin (PC6) when the ESAI SDO5 and SDI0 functions are not being used # 8.2.7 Receiver Serial Clock (SCKR) SCKR is a bidirectional pin providing the receivers serial bit clock for the ESAI interface. The direction of this pin is determined by the RCKD bit in the RCCR register. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). 8-4 Freescale Semiconductor When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin reflects the value of the OF0 bit in the SAICR register, and the data in the OF0 bit shows up at the pin synchronized to the frame sync being used by the transmitter and receiver sections. When this pin is configured as the input flag IF0, the data value at the pin is stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. SCKR may be programmed as a general-purpose I/O pin (PC0) when the ESAI SCKR function is not being used. ### NOTE Although the external ESAI serial clock can be independent of and asynchronous to the DSP system clock, the DSP clock frequency must be at least three times the external ESAI serial clock frequency and each ESAI serial clock phase must exceed the minimum of 1.5 DSP clock periods. For more information on pin mode and definition, see Table 8-7 and on receiver clock signals see Table 8-1. | RHCKD | RFSD | RCKD | Receiver<br>Bit Clock<br>Source | OUTPUTS | | | |-------|------|------|---------------------------------|---------|-----|------| | 0 | 0 | 0 | SCKR | | | | | 0 | 0 | 1 | HCKR | | | SCKR | | 0 | 1 | 0 | SCKR | | FSR | | | 0 | 1 | 1 | HCKR | | FSR | SCKR | | 1 | 0 | 0 | SCKR | HCKR | | | | 1 | 0 | 1 | INT | HCKR | | SCKR | | 1 | 1 | 0 | SCKR | HCKR | FSR | | | 1 | 1 | 1 | INT | HCKR | FSR | SCKR | Table 8-1 Receiver Clock Sources (asynchronous mode only) # 8.2.8 Transmitter Serial Clock (SCKT) SCKT is a bidirectional pin providing the transmitters serial bit clock for the ESAI interface. The direction of this pin is determined by the TCKD bit in the TCCR register. The SCKT is a clock input or output used by all the enabled transmitters in the asynchronous mode (SYN=0) or by all the enabled transmitters and receivers in the synchronous mode (SYN=1) (see Table 8-2). #### **ESAI Data and Control Pins** **Table 8-2 Transmitter Clock Sources** | THCKD | TFSD | TCKD | Transmitter<br>Bit Clock<br>Source | OUTPUTS | | | |-------|------|------|------------------------------------|---------|-----|------| | 0 | 0 | 0 | SCKT | | | | | 0 | 0 | 1 | HCKT | | | SCKT | | 0 | 1 | 0 | SCKT | | FST | | | 0 | 1 | 1 | HCKT | | FST | SCKT | | 1 | 0 | 0 | SCKT | HCKT | | | | 1 | 0 | 1 | INT | HCKT | | SCKT | | 1 | 1 | 0 | SCKT | HCKT | FST | | | 1 | 1 | 1 | INT | HCKT | FST | SCKT | SCKT may be programmed as a general-purpose I/O pin (PC3) when the ESAI SCKT function is not being used. #### NOTE Although the external ESAI serial clock can be independent of and asynchronous to the DSP system clock, the DSP clock frequency must be at least three times the external ESAI serial clock frequency and each ESAI serial clock phase must exceed the minimum of 1.5 DSP clock periods. # 8.2.9 Frame Sync for Receiver (FSR) FSR is a bidirectional pin providing the receivers frame sync signal for the ESAI interface. The direction of this pin is determined by the RFSD bit in RCR register. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). For further information on pin mode and definition, see Table 8-8 and on receiver clock signals see Table 8-1. When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin reflects the value of the OF1 bit in the SAICR register, and the data in the OF1 bit shows up at the pin synchronized to the frame sync being used by the transmitter and receiver sections. When configured as the input flag IF1, the data value at the pin is stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. FSR may be programmed as a general-purpose I/O pin (PC1) when the ESAI FSR function is not being used. # 8.2.10 Frame Sync for Transmitter (FST) FST is a bidirectional pin providing the frame sync for both the transmitters and receivers in the synchronous mode (SYN=1) and for the transmitters only in asynchronous mode (SYN=0) (see Table 8-2). The direction of this pin is determined by the TFSD bit in the TCR register. When configured as an output, this pin is the internally generated frame sync signal. When configured as an input, this pin receives an external frame sync signal for the transmitters (and the receivers in synchronous mode). FST may be programmed as a general-purpose I/O pin (PC4) when the ESAI FST function is not being used. # 8.2.11 High Frequency Clock for Transmitter (HCKT) HCKT is a bidirectional pin providing the transmitters high frequency clock for the ESAI interface. The direction of this pin is determined by the THCKD bit in the TCCR register. In the asynchronous mode (SYN=0), the HCKT pin operates as the high frequency clock input or output used by all enabled transmitters. In the synchronous mode (SYN=1), it operates as the high frequency clock input or output used by all enabled transmitters and receivers. When programmed as input this pin is used as an alternative high frequency clock source to the ESAI transmitter rather than the DSP main clock. When programmed as output it can serve as a high frequency sample clock (to external DACs for example) or as an additional system clock. See Table 8-2. HCKT may be programmed as a general-purpose I/O pin (PC5) when the ESAI HCKT function is not being used. # 8.2.12 High Frequency Clock for Receiver (HCKR) HCKR is a bidirectional pin providing the receivers high frequency clock for the ESAI interface. The direction of this pin is determined by the RHCKD bit in the RCCR register. In the asynchronous mode (SYN=0), the HCKR pin operates as the high frequency clock input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as the serial flag 2 pin. For further information on pin mode and definition, see Table 8-9 and on receiver clock signals see Table 8-1. When this pin is configured as serial flag pin, its direction is determined by the RHCKD bit in the RCCR register. When configured as the output flag OF2, this pin reflects the value of the OF2 bit in the SAICR register, and the data in the OF2 bit shows up at the pin synchronized to the frame sync being used by the transmitter and receiver sections. When configured as the input flag IF2, the data value at the pin is stored in the IF2 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. HCKR may be programmed as a general-purpose I/O pin (PC2) when the ESAI HCKR function is not being used. # 8.3 ESAI Programming Model The ESAI can be viewed as five control registers, one status register, six transmit data registers, four receive data registers, two transmit slot mask registers, two receive slot mask registers and a special-purpose time slot register. The following paragraphs give detailed descriptions and operations of each bit in the ESAI registers. The ESAI pins can also function as GPIO pins (Port C), described in Section 8.5, "GPIO - Pins and Registers". #### 8.3.1 ESAI Transmitter Clock Control Register (TCCR) The read/write Transmitter Clock Control Register (TCCR) controls the ESAI transmitter clock generator bit and frame sync rates, the bit clock and high frequency clock sources and the directions of the HCKT, FST and SCKT signals. (See Figure 8-2). In the synchronous mode (SYN=1), the bit clock defined for the transmitter determines the receiver bit clock as well. TCCR also controls the number of words per frame for the serial data. Figure 8-2 TCCR Register Hardware and software reset clear all the bits of the TCCR register. The TCCR control bits are described in the following paragraphs. #### 8.3.1.1 TCCR Transmit Prescale Modulus Select (TPM7-TPM0) - Bits 0-7 The TPM7–TPM0 bits specify the divide ratio of the prescale divider in the ESAI transmitter clock generator. A divide ratio from 1 to 256 (TPM[7:0]=\$00 to \$FF) may be selected. The bit clock output is available at the transmit serial bit clock (SCKT) pin of the DSP. The bit clock output is also available internally for use as the bit clock to shift the transmit and receive shift registers. The ESAI transmit clock generator functional diagram is shown in Figure 8-3. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-8 Freescale Semiconductor Figure 8-3 ESAI Clock Generator Functional Block Diagram # 8.3.1.2 TCCR Transmit Prescaler Range (TPSR) - Bit 8 The TPSR bit controls a fixed divide-by-eight prescaler in series with the variable prescaler. This bit is used to extend the range of the prescaler for those cases where a slower bit clock is desired. When TPSR is set, the fixed prescaler is bypassed. When TPSR is cleared, the fixed divide-by-eight prescaler is DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 operational (see Figure 8-3). The maximum internally generated bit clock frequency is Fosc/4; the minimum internally generated bit clock frequency is Fosc/(2 x 8 x 256)=Fosc/4096. ### NOTE Do not use the combination TPSR=1 and TPM7-TPM0=\$00, which causes synchronization problems when using the internal DSP clock as source (TCKD=1 or THCKD=1). ## 8.3.1.3 TCCR Tx Frame Rate Divider Control (TDC4–TDC0) - Bits 9–13 The TDC4–TDC0 bits control the divide ratio for the programmable frame rate dividers used to generate the transmitter frame clocks. In network mode, this ratio may be interpreted as the number of words per frame minus one. The divide ratio may range from 2 to 32 (TDC[4:0]=00001 to 11111) for network mode. A divide ratio of one (TDC[4:0]=00000) in network mode is a special case (on-demand mode). In normal mode, this ratio determines the word transfer rate. The divide ratio may range from 1 to 32 (TDC[4:0]=00000 to 11111) for normal mode. In normal mode, a divide ratio of 1 (TDC[4:0]=00000) provides continuous periodic data word transfers. A bit-length frame sync (TFSL=1) must be used in this case. The ESAI frame sync generator functional diagram is shown in Figure 8-4. Figure 8-4 ESAI Frame Sync Generator Functional Block Diagram # 8.3.1.4 TCCR Tx High Frequency Clock Divider (TFP3-TFP0) - Bits 14-17 The TFP3–TFP0 bits control the divide ratio of the transmitter high frequency clock to the transmitter serial bit clock when the source of the high frequency clock and the bit clock is the internal DSP clock. When the HCKT input is being driven from an external high frequency clock, the TFP3-TFP0 bits specify an additional division ratio in the clock divider chain. See Table 8-3 for the specification of the divide ratio. The ESAI high frequency clock generator functional diagram is shown in Figure 8-3. | TFP3-TFP0 | Divide Ratio | |-----------|--------------| | \$0 | 1 | | \$1 | 2 | | \$2 | 3 | | \$3 | 4 | | | | | \$F | 16 | **Table 8-3 Transmitter High Frequency Clock Divider** DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## 8.3.1.5 TCCR Transmit Clock Polarity (TCKP) - Bit 18 The Transmitter Clock Polarity (TCKP) bit controls on which bit clock edge data and frame sync are clocked out and latched in. If TCKP is cleared the data and the frame sync are clocked out on the rising edge of the transmit bit clock and latched in on the falling edge of the transmit bit clock. If TCKP is set the falling edge of the transmit clock is used to clock the data out and frame sync and the rising edge of the transmit clock is used to latch the data and frame sync in. ## 8.3.1.6 TCCR Transmit Frame Sync Polarity (TFSP) - Bit 19 The Transmitter Frame Sync Polarity (TFSP) bit determines the polarity of the transmit frame sync signal. When TFSP is cleared, the frame sync signal polarity is positive (i.e the frame start is indicated by a high level on the frame sync pin). When TFSP is set, the frame sync signal polarity is negative (i.e the frame start is indicated by a low level on the frame sync pin). ## 8.3.1.7 TCCR Transmit High Frequency Clock Polarity (THCKP) - Bit 20 The Transmitter High Frequency Clock Polarity (THCKP) bit controls on which bit clock edge data and frame sync are clocked out and latched in. If THCKP is cleared the data and the frame sync are clocked out on the rising edge of the transmit bit clock and latched in on the falling edge of the transmit bit clock. If THCKP is set the falling edge of the transmit clock is used to clock the data out and frame sync and the rising edge of the transmit clock is used to latch the data and frame sync in. ## 8.3.1.8 TCCR Transmit Clock Source Direction (TCKD) - Bit 21 The Transmitter Clock Source Direction (TCKD) bit selects the source of the clock signal used to clock the transmit shift registers in the asynchronous mode (SYN=0) and the transmit shift registers and the receive shift registers in the synchronous mode (SYN=1). When TCKD is set, the internal clock source becomes the bit clock for the transmit shift registers and word length divider and is the output on the SCKT pin. When TCKD is cleared, the clock source is external; the internal clock generator is disconnected from the SCKT pin, and an external clock source may drive this pin. See Table 8-2. # 8.3.1.9 TCCR Transmit Frame Sync Signal Direction (TFSD) - Bit 22 TFSD controls the direction of the FST pin. When TFSD is cleared, FST is an input; when TFSD is set, FST is an output. See Table 8-2. # 8.3.1.10 TCCR Transmit High Frequency Clock Direction (THCKD) - Bit 23 THCKD controls the direction of the HCKT pin. When THCKD is cleared, HCKT is an input; when THCKD is set, HCKT is an output. See Table 8-2. # 8.3.2 ESAI Transmit Control Register (TCR) The read/write Transmit Control Register (TCR) controls the ESAI transmitter section. Interrupt enable bits for the transmitter section are provided in this control register. Operating modes are also selected in this register See Figure 8-5. 8-12 Freescale Semiconductor Figure 8-5 TCR Register Hardware and software reset clear all the bits in the TCR register. The TCR bits are described in the following paragraphs. #### 8.3.2.1 TCR ESAI Transmit 0 Enable (TE0) - Bit 0 TE0 enables the transfer of data from TX0 to the transmit shift register #0. When TE0 is set and a frame sync is detected, the transmit #0 portion of the ESAI is enabled for that frame. When TE0 is cleared, the transmitter #0 is disabled after completing transmission of data currently in the ESAI transmit shift register. The SDO0 output is tri-stated, and any data present in TX0 is not transmitted (i.e., data can be written to TX0 with TE0 cleared; but data is not transferred to the transmit shift register #0). The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE0 and setting it again disables the transmitter #0 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO0 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE0 can be left enabled. #### 8.3.2.2 TCR ESAI Transmit 1 Enable (TE1) - Bit 1 TE1 enables the transfer of data from TX1 to the transmit shift register #1. When TE1 is set and a frame sync is detected, the transmit #1 portion of the ESAI is enabled for that frame. When TE1 is cleared, the transmitter #1 is disabled after completing transmission of data currently in the ESAI transmit shift register. The SDO1 output is tri-stated, and any data present in TX1 is not transmitted (i.e., data can be written to TX1 with TE1 cleared; but data is not transferred to the transmit shift register #1). The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE1 and setting it again disables the transmitter #1 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO1 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE1 can be left enabled. Freescale Semiconductor 8-13 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## 8.3.2.3 TCR ESAI Transmit 2 Enable (TE2) - Bit 2 TE2 enables the transfer of data from TX2 to the transmit shift register #2. When TE2 is set and a frame sync is detected, the transmit #2 portion of the ESAI is enabled for that frame. When TE2 is cleared, the transmitter #2 is disabled after completing transmission of data currently in the ESAI transmit shift register. Data can be written to TX2 when TE2 is cleared but the data is not transferred to the transmit shift register #2. The SDO2/SDI3 pin is the data input pin for RX3 if TE2 is cleared and RE3 in the RCR register is set. If both RE3 and TE2 are cleared the transmitter and receiver are disabled, and the pin is tri-stated. Both RE3 and TE2 should not be set at the same time. The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE2 and setting it again disables the transmitter #2 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO2/SDI3 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE2 can be left enabled. ## 8.3.2.4 TCR ESAI Transmit 3 Enable (TE3) - Bit 3 TE3 enables the transfer of data from TX3 to the transmit shift register #3. When TE3 is set and a frame sync is detected, the transmit #3 portion of the ESAI is enabled for that frame. When TE3 is cleared, the transmitter #3 is disabled after completing transmission of data currently in the ESAI transmit shift register. Data can be written to TX3 when TE3 is cleared but the data is not transferred to the transmit shift register #3. The SDO3/SDI2 pin is the data input pin for RX2 if TE3 is cleared and RE2 in the RCR register is set. If both RE2 and TE3 are cleared the transmitter and receiver are disabled, and the pin is tri-stated. Both RE2 and TE3 should not be set at the same time. The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE3 and setting it again disables the transmitter #3 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO3/SDI2 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE3 can be left enabled. # 8.3.2.5 TCR ESAI Transmit 4 Enable (TE4) - Bit 4 TE4 enables the transfer of data from TX4 to the transmit shift register #4. When TE4 is set and a frame sync is detected, the transmit #4 portion of the ESAI is enabled for that frame. When TE4 is cleared, the transmitter #4 is disabled after completing transmission of data currently in the ESAI transmit shift register. Data can be written to TX4 when TE4 is cleared but the data is not transferred to the transmit shift register #4. 8-14 Freescale Semiconductor The SDO4/SDI1 pin is the data input pin for RX1 if TE4 is cleared and RE1 in the RCR register is set. If both RE1 and TE4 are cleared the transmitter and receiver are disabled, and the pin is tri-stated. Both RE1 and TE4 should not be set at the same time. The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE4 and setting it again disables the transmitter #4 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO4/SDI1 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE4 can be left enabled. ## 8.3.2.6 TCR ESAI Transmit 5 Enable (TE5) - Bit 5 TE5 enables the transfer of data from TX5 to the transmit shift register #5. When TE5 is set and a frame sync is detected, the transmit #5 portion of the ESAI is enabled for that frame. When TE5 is cleared, the transmitter #5 is disabled after completing transmission of data currently in the ESAI transmit shift register. Data can be written to TX5 when TE5 is cleared but the data is not transferred to the transmit shift register #5. The SDO5/SDI0 pin is the data input pin for RX0 if TE5 is cleared and RE0 in the RCR register is set. If both RE0 and TE5 are cleared the transmitter and receiver are disabled, and the pin is tri-stated. Both RE0 and TE5 should not be set at the same time. The normal mode transmit enable sequence is to write data to one or more transmit data registers before setting TEx. The normal transmit disable sequence is to clear TEx, TIE and TEIE after TDE equals one. In the network mode, the operation of clearing TE5 and setting it again disables the transmitter #5 after completing transmission of the current data word until the beginning of the next frame. During that time period, the SDO5/SDI0 pin remains in the high-impedance state. The on-demand mode transmit enable sequence can be the same as the normal mode, or TE5 can be left enabled. # 8.3.2.7 TCR Transmit Shift Direction (TSHFD) - Bit 6 The TSHFD bit causes the transmit shift registers to shift data out MSB first when TSHFD equals zero or LSB first when TSHFD equals one (see Figure 8-13 and Figure 8-14). # 8.3.2.8 TCR Transmit Word Alignment Control (TWA) - Bit 7 The Transmitter Word Alignment Control (TWA) bit defines the alignment of the data word in relation to the slot. This is relevant for the cases where the word length is shorter than the slot length. If TWA is cleared, the data word is left-aligned in the slot frame during transmission. If TWA is set, the data word is right-aligned in the slot frame during transmission. Since the data word is shorter than the slot length, the data word is extended until achieving the slot length, according to the following rule: 1. If the data word is left-aligned (TWA=0), and zero padding is disabled (PADC=0), then the last data bit is repeated after the data word has been transmitted. If zero padding is enabled (PADC=1), zeroes are transmitted after the data word has been transmitted. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 2. If the data word is right-aligned (TWA=1), and zero padding is disabled (PADC=0), then the first data bit is repeated before the transmission of the data word. If zero padding is enabled (PADC=1), zeroes are transmitted before the transmission of the data word. ## 8.3.2.9 TCR Transmit Network Mode Control (TMOD1-TMOD0) - Bits 8-9 The TMOD1 and TMOD0 bits are used to define the network mode of ESAI transmitters according to Table 8-4. In the normal mode, the frame rate divider determines the word transfer rate – one word is transferred per frame sync during the frame sync time slot, as shown in Figure 8-6. In network mode, it is possible to transfer a word for every time slot, as shown in Figure 8-6. For more details, see Section 8.4, "Operating Modes". In order to comply with AC-97 specifications, TSWS4-TSWS0 should be set to 00011 (20-bit slot, 20-bit word length), TFSL and TFSR should be cleared, and TDC4-TDC0 should be set to \$0C (13 words in frame). If TMOD[1:0]=\$11 and the above recommendations are followed, the first slot and word will be 16 bits long, and the next 12 slots and words will be 20 bits long, as required by the AC97 protocol. TMOD1 TMOD0 TDC4-TDC0 **Transmitter Network Mode** 0 0 \$0-\$1F Normal Mode 0 On-Demand Mode 1 \$0 0 \$1-\$1F **Network Mode** 1 1 0 Χ Reserved 1 1 \$0C AC97 **Table 8-4 Transmit Network Mode Selection** 8-16 Freescale Semiconductor Figure 8-6 Normal and Network Operation ## 8.3.2.10 TCR Tx Slot and Word Length Select (TSWS4-TSWS0) - Bits 10-14 The TSWS4-TSWS0 bits are used to select the length of the slot and the length of the data words being transferred via the ESAI. The word length must be equal to or shorter than the slot length. The possible combinations are shown in Table 8-5. See also the ESAI data path programming model in Figure 8-13 and Figure 8-14. Table 8-5 ESAI Transmit Slot and Word Length Selection | TSWS4 | TSWS3 | TSWS2 | TSWS1 | TSWS0 | SLOT LENGTH | WORD LENGTH | |-------|-------|-------|-------|-------|-------------|-------------| | 0 | 0 | 0 | 0 | 0 | 8 | 8 | | 0 | 0 | 1 | 0 | 0 | 12 | 8 | | 0 | 0 | 0 | 0 | 1 | | 12 | | 0 | 1 | 0 | 0 | 0 | 16 | 8 | | 0 | 0 | 1 | 0 | 1 | | 12 | | 0 | 0 | 0 | 1 | 0 | | 16 | | 0 | 1 | 1 | 0 | 0 | 20 | 8 | | 0 | 1 | 0 | 0 | 1 | | 12 | | 0 | 0 | 1 | 1 | 0 | | 16 | | 0 | 0 | 0 | 1 | 1 | | 20 | | 1 | 0 | 0 | 0 | 0 | 24 | 8 | | 0 | 1 | 1 | 0 | 1 | | 12 | | 0 | 1 | 0 | 1 | 0 | | 16 | | 0 | 0 | 1 | 1 | 1 | | 20 | | 1 | 1 | 1 | 1 | 0 | | 24 | | 1 | 1 | 0 | 0 | 0 | 32 | 8 | | 1 | 0 | 1 | 0 | 1 | | 12 | | 1 | 0 | 0 | 1 | 0 | | 16 | | 0 | 1 | 1 | 1 | 1 | | 20 | | 1 | 1 | 1 | 1 | 1 | | 24 | 8-18 Freescale Semiconductor Table 8-5 ESAI Transmit Slot and Word Length Selection (continued) | TSWS4 | TSWS3 | TSWS2 | TSWS1 | TSWS0 | SLOT LENGTH | WORD LENGTH | |-------|-------|-------|-------|-------|-------------|-------------| | 0 | 1 | 0 | 1 | 1 | Reserved | | | 0 | 1 | 1 | 1 | 0 | | | | 1 | 0 | 0 | 0 | 1 | | | | 1 | 0 | 0 | 1 | 1 | | | | 1 | 0 | 1 | 0 | 0 | | | | 1 | 0 | 1 | 1 | 0 | | | | 1 | 0 | 1 | 1 | 1 | | | | 1 | 1 | 0 | 0 | 1 | | | | 1 | 1 | 0 | 1 | 0 | | | | 1 | 1 | 0 | 1 | 1 | | | | 1 | 1 | 1 | 0 | 0 | | | | 1 | 1 | 1 | 0 | 1 | | | # 8.3.2.11 TCR Transmit Frame Sync Length (TFSL) - Bit 15 The TFSL bit selects the length of frame sync to be generated or recognized. If TFSL is cleared, a word-length frame sync is selected. If TFSL is set, a 1-bit clock period frame sync is selected. See Figure 8-7 for examples of frame length selection. #### WORD LENGTH: TFSL=0, RFSL=0 Figure 8-7 Frame Length Selection 8-20 Freescale Semiconductor ## 8.3.2.12 TCR Transmit Frame Sync Relative Timing (TFSR) - Bit 16 TFSR determines the relative timing of the transmit frame sync signal as referred to the serial data lines, for a word length frame sync only (TFSL=0). When TFSR is cleared the word length frame sync occurs together with the first bit of the data word of the first slot. When TFSR is set the word length frame sync starts one serial clock cycle earlier (i.e together with the last bit of the previous data word). ## 8.3.2.13 TCR Transmit Zero Padding Control (PADC) - Bit 17 When PADC is cleared, zero padding is disabled. When PADC is set, zero padding is enabled. PADC, in conjunction with the TWA control bit, determines the way that padding is done for operating modes where the word length is less than the slot length. See the TWA bit description in Section 8.3.2.8, "TCR Transmit Word Alignment Control (TWA) - Bit 7" for more details. Since the data word is shorter than the slot length, the data word is extended until achieving the slot length, according to the following rules: - 1. If the data word is left-aligned (TWA=0), and zero padding is disabled (PADC=0), then the last data bit is repeated after the data word has been transmitted. If zero padding is enabled (PADC=1), zeroes are transmitted after the data word has been transmitted. - 2. If the data word is right-aligned (TWA=1), and zero padding is disabled (PADC=0), then the first data bit is repeated before the transmission of the data word. If zero padding is enabled (PADC=1), zeroes are transmitted before the transmission of the data word. ### 8.3.2.14 TCR Reserved Bit - Bits 18 This bit is reserved. It reads as zero, and it should be written with zero for future compatibility. # 8.3.2.15 TCR Transmit Section Personal Reset (TPR) - Bit 19 The TPR control bit is used to put the transmitter section of the ESAI in the personal reset state. The receiver section is not affected. When TPR is cleared, the transmitter section may operate normally. When TPR is set, the transmitter section enters the personal reset state immediately. When in the personal reset state, the status bits are reset to the same state as after hardware reset. The control bits are not affected by the personal reset state. The transmitter data pins are tri-stated while in the personal reset state; if a stable logic level is desired, the transmitter data pins should be defined as GPIO outputs, or external pull-up or pull-down resistors should be used. The transmitter clock outputs drive zeroes while in the personal reset state. Note that to leave the personal reset state by clearing TPR, the procedure described in Section 8.6, "ESAI Initialization Examples" should be followed. # 8.3.2.16 TCR Transmit Exception Interrupt Enable (TEIE) - Bit 20 When TEIE is set, the DSP is interrupted when both TDE and TUE in the SAISR status register are set. When TEIE is cleared, this interrupt is disabled. Reading the SAISR status register followed by writing to all the data registers of the enabled transmitters clears TUE, thus clearing the pending interrupt. #### 8.3.2.17 TCR Transmit Even Slot Data Interrupt Enable (TEDIE) - Bit 21 The TEDIE control bit is used to enable the transmit even slot data interrupts. If TEDIE is set, the transmit even slot data interrupts are enabled. If TEDIE is cleared, the transmit even slot data interrupts are disabled. A transmit even slot data interrupt request is generated if TEDIE is set and the TEDE status flag in the SAISR status register is set. Even time slots are all even-numbered time slots (0, 2, 4, etc.) when operating in network mode. The zero time slot in the frame is marked by the frame sync signal and is considered to be even. Writing data to all the data registers of the enabled transmitters or to TSR clears the TEDE flag, thus servicing the interrupt. Transmit interrupts with exception have higher priority than transmit even slot data interrupts, therefore if exception occurs (TUE is set) and TEIE is set, the ESAI requests an ESAI transmit data with exception interrupt from the interrupt controller. #### 8.3.2.18 TCR Transmit Interrupt Enable (TIE) - Bit 22 The DSP is interrupted when TIE and the TDE flag in the SAISR status register are set. When TIE is cleared, this interrupt is disabled. Writing data to all the data registers of the enabled transmitters or to TSR clears TDE, thus clearing the interrupt. Transmit interrupts with exception have higher priority than normal transmit data interrupts, therefore if exception occurs (TUE is set) and TEIE is set, the ESAI requests an ESAI transmit data with exception interrupt from the interrupt controller. #### 8.3.2.19 TCR Transmit Last Slot Interrupt Enable (TLIE) - Bit 23 TLIE enables an interrupt at the beginning of last slot of a frame in network mode. When TLIE is set the DSP is interrupted at the start of the last slot in a frame in network mode regardless of the transmit mask register setting. When TLIE is cleared the transmit last slot interrupt is disabled. TLIE is disabled when TDC[4:0]=\$00000 (on-demand mode). The use of the transmit last slot interrupt is described in Section 8.4.3, "ESAI Interrupt Requests". #### 8.3.3 **ESAI Receive Clock Control Register (RCCR)** The read/write Receive Clock Control Register (RCCR) controls the ESAI receiver clock generator bit and frame sync rates, word length, and number of words per frame for the serial data. The RCCR control bits are described in the following paragraphs (see Figure 8-8). Figure 8-8 RCCR Register DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-22 Freescale Semiconductor Hardware and software reset clear all the bits of the RCCR register. #### RCCR Receiver Prescale Modulus Select (RPM7-RPM0) - Bits 7-0 8.3.3.1 The RPM7–RPM0 bits specify the divide ratio of the prescale divider in the ESAI receiver clock generator. A divide ratio from 1 to 256 (RPM[7:0]=\$00 to \$FF) may be selected. The bit clock output is available at the receiver serial bit clock (SCKR) pin of the DSP. The bit clock output is also available internally for use as the bit clock to shift the receive shift registers. The ESAI receive clock generator functional diagram is shown in Figure 8-3. #### 8.3.3.2 RCCR Receiver Prescaler Range (RPSR) - Bit 8 The RPSR controls a fixed divide-by-eight prescaler in series with the variable prescaler. This bit is used to extend the range of the prescaler for those cases where a slower bit clock is desired. When RPSR is set, the fixed prescaler is bypassed. When RPSR is cleared, the fixed divide-by-eight prescaler is operational (see Figure 8-3). The maximum internally generated bit clock frequency is Fosc/4, the minimum internally generated bit clock frequency is Fosc/(2 x 8 x 256)=Fosc/4096. ### NOTE Do not use the combination RPSR=1 and RPM7-RPM0=\$00, which causes synchronization problems when using the internal DSP clock as source (RHCKD=1 or RCKD=1). #### 8.3.3.3 RCCR Rx Frame Rate Divider Control (RDC4-RDC0) - Bits 9-13 The RDC4–RDC0 bits control the divide ratio for the programmable frame rate dividers used to generate the receiver frame clocks. In network mode, this ratio may be interpreted as the number of words per frame minus one. The divide ratio may range from 2 to 32 (RDC[4:0]=00001 to 11111) for network mode. A divide ratio of one (RDC[4:0]=00000) in network mode is a special case (on-demand mode). In normal mode, this ratio determines the word transfer rate. The divide ratio may range from 1 to 32 (RDC[4:0]=00000 to 11111) for normal mode. In normal mode, a divide ratio of one (RDC[4:0]=00000) provides continuous periodic data word transfers. A bit-length frame sync (RFSL=1) must be used in this case. The ESAI frame sync generator functional diagram is shown in Figure 8-4. #### 8.3.3.4 RCCR Rx High Frequency Clock Divider (RFP3-RFP0) - Bits 14-17 The RFP3–RFP0 bits control the divide ratio of the receiver high frequency clock to the receiver serial bit clock when the source of the receiver high frequency clock and the bit clock is the internal DSP clock. When the HCKR input is being driven from an external high frequency clock, the RFP3-RFP0 bits specify an additional division ration in the clock divider chain. See Table 8-6 for the specification of the divide ratio. The ESAI high frequency generator functional diagram is shown in Figure 8-3. Freescale Semiconductor 8-23 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Table 8-6 Receiver High Frequency Clock Divider | RFP3-RFP0 | Divide Ratio | |-----------|--------------| | \$0 | 1 | | \$1 | 2 | | \$2 | 3 | | \$3 | 4 | | | | | \$F | 16 | ## 8.3.3.5 RCCR Receiver Clock Polarity (RCKP) - Bit 18 The Receiver Clock Polarity (RCKP) bit controls on which bit clock edge data and frame sync are clocked out and latched in. If RCKP is cleared the data and the frame sync are clocked out on the rising edge of the receive bit clock and the frame sync is latched in on the falling edge of the receive bit clock. If RCKP is set the falling edge of the receive clock is used to clock the data and frame sync out and the rising edge of the receive clock is used to latch the frame sync in. ## 8.3.3.6 RCCR Receiver Frame Sync Polarity (RFSP) - Bit 19 The Receiver Frame Sync Polarity (RFSP) determines the polarity of the receive frame sync signal. When RFSP is cleared the frame sync signal polarity is positive (i.e the frame start is indicated by a high level on the frame sync pin). When RFSP is set the frame sync signal polarity is negative (i.e the frame start is indicated by a low level on the frame sync pin). # 8.3.3.7 RCCR Receiver High Frequency Clock Polarity (RHCKP) - Bit 20 The Receiver High Frequency Clock Polarity (RHCKP) bit controls on which bit clock edge data and frame sync are clocked out and latched in. If RHCKP is cleared the data and the frame sync are clocked out on the rising edge of the receive bit clock and the frame sync is latched in on the falling edge of the receive bit clock. If RHCKP is set the falling edge of the receive clock is used to clock the data and frame sync out and the rising edge of the receive clock is used to latch the frame sync in. # 8.3.3.8 RCCR Receiver Clock Source Direction (RCKD) - Bit 21 The Receiver Clock Source Direction (RCKD) bit selects the source of the clock signal used to clock the receive shift register in the asynchronous mode (SYN=0) and the IF0/OF0 flag direction in the synchronous mode (SYN=1). In the asynchronous mode when RCKD is set, the internal clock source becomes the bit clock for the receive shift registers and word length divider, and is the output on the SCKR pin. In the asynchronous mode when RCKD is cleared, the clock source is external; the internal clock generator is disconnected from the SCKR pin, and an external clock source may drive this pin. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-24 Freescale Semiconductor In the synchronous mode when RCKD is set, the SCKR pin becomes the OF0 output flag. If RCKD is cleared, then the SCKR pin becomes the IF0 input flag. See Table 8-1 and Table 8-7 **Control Bits SCKR PIN** SYN **RCKD** 0 0 SCKR input 0 1 SCKR output 1 0 IF0 1 1 OF<sub>0</sub> Table 8-7 SCKR Pin Definition Table ## 8.3.3.9 RCCR Receiver Frame Sync Signal Direction (RFSD) - Bit 22 The Receiver Frame Sync Signal Direction (RFSD) bit selects the source of the receiver frame sync signal when in the asynchronous mode (SYN=0), and the IF1/OF1/Transmitter Buffer Enable flag direction in the synchronous mode (SYN=1). In the asynchronous mode when RFSD is set, the internal clock generator becomes the source of the receiver frame sync, and is the output on the FSR pin. In the asynchronous mode when RFSD is cleared, the receiver frame sync source is external; the internal clock generator is disconnected from the FSR pin, and an external clock source may drive this pin. In the synchronous mode when RFSD is set, the FSR pin becomes the OF1 output flag or the Transmitter Buffer Enable, according to the TEBE control bit. If RFSD is cleared, then the FSR pin becomes the IF1 input flag. See Table 8-1 and Table 8-8. | | Control Bits | | FSR Pin | |-----|--------------|------|---------------------------| | SYN | TEBE | RFSD | TONFIII | | 0 | Х | 0 | FSR input | | 0 | Х | 1 | FSR output | | 1 | 0 | 0 | IF1 | | 1 | 0 | 1 | OF1 | | 1 | 1 | 0 | reserved | | 1 | 1 | 1 | Transmitter Buffer Enable | Table 8-8 FSR Pin Definition Table DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## 8.3.3.10 RCCR Receiver High Frequency Clock Direction (RHCKD) - Bit 23 The Receiver High Frequency Clock Direction (RHCKD) bit selects the source of the receiver high frequency clock when in the asynchronous mode (SYN=0), and the IF2/OF2 flag direction in the synchronous mode (SYN=1). In the asynchronous mode when RHCKD is set, the internal clock generator becomes the source of the receiver high frequency clock, and is the output on the HCKR pin. In the asynchronous mode when RHCKD is cleared, the receiver high frequency clock source is external; the internal clock generator is disconnected from the HCKR pin, and an external clock source may drive this pin. When RHCKD is cleared, HCKR is an input; when RHCKD is set, HCKR is an output. In the synchronous mode when RHCKD is set, the HCKR pin becomes the OF2 output flag. If RHCKD is cleared, then the HCKR pin becomes the IF2 input flag. See Table 8-1 and Table 8-9. | Contro | HCKR PIN | | |--------|----------|-------------| | SYN | RHCKD | HORN FIN | | 0 | 0 | HCKR input | | 0 | 1 | HCKR output | | 1 | 0 | IF2 | | 1 | 1 | OF2 | Table 8-9 HCKR Pin Definition Table # 8.3.4 ESAI Receive Control Register (RCR) The read/write Receive Control Register (RCR) controls the ESAI receiver section. Interrupt enable bits for the receivers are provided in this control register. The receivers are enabled in this register (0,1,2 or 3 receivers can be enabled) if the input data pin is not used by a transmitter. Operating modes are also selected in this register. Figure 8-9 RCR Register Hardware and software reset clear all the bits in the RCR register. The ESAI RCR bits are described in the following paragraphs. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-26 Freescale Semiconductor ## 8.3.4.1 RCR ESAI Receiver 0 Enable (RE0) - Bit 0 When RE0 is set and TE5 is cleared, the ESAI receiver 0 is enabled and samples data at the SDO5/SDI0 pin. TX5 and RX0 should not be enabled at the same time (RE0=1 and TE5=1). When RE0 is cleared, receiver 0 is disabled by inhibiting data transfer into RX0. If this bit is cleared while receiving a data word, the remainder of the word is shifted in and transferred to the RX0 data register. If RE0 is set while some of the other receivers are already in operation, the first data word received in RX0 will be invalid and must be discarded. ## 8.3.4.2 RCR ESAI Receiver 1 Enable (RE1) - Bit 1 When RE1 is set and TE4 is cleared, the ESAI receiver 1 is enabled and samples data at the SDO4/SDI1 pin. TX4 and RX1 should not be enabled at the same time (RE1=1 and TE4=1). When RE1 is cleared, receiver 1 is disabled by inhibiting data transfer into RX1. If this bit is cleared while receiving a data word, the remainder of the word is shifted in and transferred to the RX1 data register. If RE1 is set while some of the other receivers are already in operation, the first data word received in RX1 will be invalid and must be discarded. ## 8.3.4.3 RCR ESAI Receiver 2 Enable (RE2) - Bit 2 When RE2 is set and TE3 is cleared, the ESAI receiver 2 is enabled and samples data at the SDO3/SDI2 pin. TX3 and RX2 should not be enabled at the same time (RE2=1 and TE3=1). When RE2 is cleared, receiver 2 is disabled by inhibiting data transfer into RX2. If this bit is cleared while receiving a data word, the remainder of the word is shifted in and transferred to the RX2 data register. If RE2 is set while some of the other receivers are already in operation, the first data word received in RX2 will be invalid and must be discarded. # 8.3.4.4 RCR ESAI Receiver 3 Enable (RE3) - Bit 3 When RE3 is set and TE2 is cleared, the ESAI receiver 3 is enabled and samples data at the SDO2/SDI3 pin. TX2 and RX3 should not be enabled at the same time (RE3=1 and TE2=1). When RE3 is cleared, receiver 3 is disabled by inhibiting data transfer into RX3. If this bit is cleared while receiving a data word, the remainder of the word is shifted in and transferred to the RX3 data register. If RE3 is set while some of the other receivers are already in operation, the first data word received in RX3 will be invalid and must be discarded. # 8.3.4.5 RCR Reserved Bits - Bits 4-5, 17-18 These bits are reserved. They read as zero, and they should be written with zero for future compatibility. # 8.3.4.6 RCR Receiver Shift Direction (RSHFD) - Bit 6 The RSHFD bit causes the receiver shift registers to shift data in MSB first when RSHFD is cleared or LSB first when RSHFD is set (see Figure 8-13 and Figure 8-14). Freescale Semiconductor 8-27 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 #### 8.3.4.7 RCR Receiver Word Alignment Control (RWA) - Bit 7 The Receiver Word Alignment Control (RWA) bit defines the alignment of the data word in relation to the slot. This is relevant for the cases where the word length is shorter than the slot length. If RWA is cleared, the data word is assumed to be left-aligned in the slot frame. If RWA is set, the data word is assumed to be right-aligned in the slot frame. If the data word is shorter than the slot length, the data bits which are not in the data word field are ignored. For data word lengths of less than 24 bits, the data word is right-extended with zeroes before being stored in the receive data registers. #### 8.3.4.8 RCR Receiver Network Mode Control (RMOD1-RMOD0) - Bits 8-9 The RMOD1 and RMOD0 bits are used to define the network mode of the ESAI receivers according to Table 8-10. In the normal mode, the frame rate divider determines the word transfer rate – one word is transferred per frame sync during the frame sync time slot, as shown in Figure 8-6. In network mode, it is possible to transfer a word for every time slot, as shown in Figure 8-6. For more details, see Section 8.4, "Operating Modes". In order to comply with AC-97 specifications, RSWS4-RSWS0 should be set to 00011 (20-bit slot, 20-bit word), RFSL and RFSR should be cleared, and RDC4-RDC0 should be set to \$0C (13 words in frame). | RMOD1 | RMOD0 | RDC4-RDC0 | Receiver Network Mode | |-------|-------|--------------------|-----------------------| | 0 | 0 | \$0-\$1F | Normal Mode | | 0 | 1 | \$0 On-Demand Mode | | | 0 | 1 | \$1-\$1F | Network Mode | | 1 | 0 | Х | Reserved | | 1 | 1 | \$0C | AC97 | Table 8-10 ESAI Receive Network Mode Selection #### 8.3.4.9 RCR Receiver Slot and Word Select (RSWS4-RSWS0) - Bits 10-14 The RSWS4-RSWS0 bits are used to select the length of the slot and the length of the data words being received via the ESAI. The word length must be equal to or shorter than the slot length. The possible combinations are shown in Table 8-11. See also the ESAI data path programming model in Figure 8-13 and Figure 8-14. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-28 Freescale Semiconductor Table 8-11 ESAI Receive Slot and Word Length Selection | RSWS4 | RSWS3 | RSWS2 | RSWS1 | RSWS0 | SLOT LENGTH | WORD LENGTH | |-------|-------|-------|-------|-------|-------------|-------------| | 0 | 0 | 0 | 0 | 0 | 8 | 8 | | 0 | 0 | 1 | 0 | 0 | 12 | 8 | | 0 | 0 | 0 | 0 | 1 | | 12 | | 0 | 1 | 0 | 0 | 0 | 16 | 8 | | 0 | 0 | 1 | 0 | 1 | | 12 | | 0 | 0 | 0 | 1 | 0 | | 16 | | 0 | 1 | 1 | 0 | 0 | 20 | 8 | | 0 | 1 | 0 | 0 | 1 | | 12 | | 0 | 0 | 1 | 1 | 0 | | 16 | | 0 | 0 | 0 | 1 | 1 | | 20 | | 1 | 0 | 0 | 0 | 0 | 24 | 8 | | 0 | 1 | 1 | 0 | 1 | | 12 | | 0 | 1 | 0 | 1 | 0 | | 16 | | 0 | 0 | 1 | 1 | 1 | | 20 | | 1 | 1 | 1 | 1 | 0 | | 24 | | 1 | 1 | 0 | 0 | 0 | 32 | 8 | | 1 | 0 | 1 | 0 | 1 | | 12 | | 1 | 0 | 0 | 1 | 0 | | 16 | | 0 | 1 | 1 | 1 | 1 | | 20 | | 1 | 1 | 1 | 1 | 1 | | 24 | Table 8-11 ESAI Receive Slot and Word Length Selection (continued) | RSWS4 | RSWS3 | RSWS2 | RSWS1 | RSWS0 | SLOT LENGTH | WORD LENGTH | |-------|-------|-------|-------|-------|-------------|-------------| | 0 | 1 | 0 | 1 | 1 | Reserved | | | 0 | 1 | 1 | 1 | 0 | | | | 1 | 0 | 0 | 0 | 1 | | | | 1 | 0 | 0 | 1 | 1 | | | | 1 | 0 | 1 | 0 | 0 | | | | 1 | 0 | 1 | 1 | 0 | | | | 1 | 0 | 1 | 1 | 1 | | | | 1 | 1 | 0 | 0 | 1 | | | | 1 | 1 | 0 | 1 | 0 | | | | 1 | 1 | 0 | 1 | 1 | | | | 1 | 1 | 1 | 0 | 0 | | | | 1 | 1 | 1 | 0 | 1 | | | ## 8.3.4.10 RCR Receiver Frame Sync Length (RFSL) - Bit 15 The RFSL bit selects the length of the receive frame sync to be generated or recognized. If RFSL is cleared, a word-length frame sync is selected. If RFSL is set, a 1-bit clock period frame sync is selected. See Figure 8-7 for examples of frame length selection. # 8.3.4.11 RCR Receiver Frame Sync Relative Timing (RFSR) - Bit 16 RFSR determines the relative timing of the receive frame sync signal as referred to the serial data lines, for a word length frame sync only. When RFSR is cleared the word length frame sync occurs together with the first bit of the data word of the first slot. When RFSR is set the word length frame sync starts one serial clock cycle earlier (i.e. together with the last bit of the previous data word). # 8.3.4.12 RCR Receiver Section Personal Reset (RPR) - Bit 19 The RPR control bit is used to put the receiver section of the ESAI in the personal reset state. The transmitter section is not affected. When RPR is cleared, the receiver section may operate normally. When RPR is set, the receiver section enters the personal reset state immediately. When in the personal reset state, the status bits are reset to the same state as after hardware reset. The control bits are not affected by the personal reset state. The receiver data pins are disconnected while in the personal reset state. Note that to leave the personal reset state by clearing RPR, the procedure described in Section 8.6, "ESAI Initialization Examples" should be followed. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-30 Freescale Semiconductor ### 8.3.4.13 RCR Receive Exception Interrupt Enable (REIE) - Bit 20 When REIE is set, the DSP is interrupted when both RDF and ROE in the SAISR status register are set. When REIE is cleared, this interrupt is disabled. Reading the SAISR status register followed by reading the enabled receivers data registers clears ROE, thus clearing the pending interrupt. ### 8.3.4.14 RCR Receive Even Slot Data Interrupt Enable (REDIE) - Bit 21 The REDIE control bit is used to enable the receive even slot data interrupts. If REDIE is set, the receive even slot data interrupts are enabled. If REDIE is cleared, the receive even slot data interrupts are disabled. A receive even slot data interrupt request is generated if REDIE is set and the REDF status flag in the SAISR status register is set. Even time slots are all even-numbered time slots (0, 2, 4, etc.) when operating in network mode. The zero time slot is marked by the frame sync signal and is considered to be even. Reading all the data registers of the enabled receivers clears the REDF flag, thus servicing the interrupt. Receive interrupts with exception have higher priority than receive even slot data interrupts, therefore if exception occurs (ROE is set) and REIE is set, the ESAI requests an ESAI receive data with exception interrupt from the interrupt controller. ### 8.3.4.15 RCR Receive Interrupt Enable (RIE) - Bit 22 The DSP is interrupted when RIE and the RDF flag in the SAISR status register are set. When RIE is cleared, this interrupt is disabled. Reading the receive data registers of the enabled receivers clears RDF, thus clearing the interrupt. Receive interrupts with exception have higher priority than normal receive data interrupts, therefore if exception occurs (ROE is set) and REIE is set, the ESAI requests an ESAI receive data with exception interrupt from the interrupt controller. # 8.3.4.16 RCR Receive Last Slot Interrupt Enable (RLIE) - Bit 23 RLIE enables an interrupt after the last slot of a frame ended in network mode only. When RLIE is set the DSP is interrupted after the last slot in a frame ended regardless of the receive mask register setting. When RLIE is cleared the receive last slot interrupt is disabled. Hardware and software reset clear RLIE. RLIE is disabled when RDC[4:0]=00000 (on-demand mode). The use of the receive last slot interrupt is described in Section 8.4.3, "ESAI Interrupt Requests". # 8.3.5 ESAI Common Control Register (SAICR) The read/write Common Control Register (SAICR) contains control bits for functions that affect both the receive and transmit sections of the ESAI.See Figure 8-10. ### **ESAI Programming Model** Figure 8-10 SAICR Register Hardware and software reset clear all the bits in the SAICR register. ## 8.3.5.1 SAICR Serial Output Flag 0 (OF0) - Bit 0 The Serial Output Flag 0 (OF0) is a data bit used to hold data to be send to the OF0 pin. When the ESAI is in the synchronous clock mode (SYN=1), the SCKR pin is configured as the ESAI flag 0. If the receiver serial clock direction bit (RCKD) is set, the SCKR pin is the output flag OF0, and data present in the OF0 bit is written to the OF0 pin at the beginning of the frame in normal mode or at the beginning of the next time slot in network mode. ## 8.3.5.2 SAICR Serial Output Flag 1 (OF1) - Bit 1 The Serial Output Flag 1 (OF1) is a data bit used to hold data to be send to the OF1 pin. When the ESAI is in the synchronous clock mode (SYN=1), the FSR pin is configured as the ESAI flag 1. If the receiver frame sync direction bit (RFSD) is set and the TEBE bit is cleared, the FSR pin is the output flag OF1, and data present in the OF1 bit is written to the OF1 pin at the beginning of the frame in normal mode or at the beginning of the next time slot in network mode. # 8.3.5.3 SAICR Serial Output Flag 2 (OF2) - Bit 2 The Serial Output Flag 2 (OF2) is a data bit used to hold data to be send to the OF2 pin. When the ESAI is in the synchronous clock mode (SYN=1), the HCKR pin is configured as the ESAI flag 2. If the receiver high frequency clock direction bit (RHCKD) is set, the HCKR pin is the output flag OF2, and data present in the OF2 bit is written to the OF2 pin at the beginning of the frame in normal mode or at the beginning of the next time slot in network mode. # 8.3.5.4 SAICR Reserved Bits - Bits 3-5, 9-23 These bits are reserved. They read as zero, and they should be written with zero for future compatibility. # 8.3.5.5 SAICR Synchronous Mode Selection (SYN) - Bit 6 The Synchronous Mode Selection (SYN) bit controls whether the receiver and transmitter sections of the ESAI operate synchronously or asynchronously with respect to each other (see Figure 8-11). When SYN is cleared, the asynchronous mode is chosen and independent clock and frame sync signals are used for 8-32 Freescale Semiconductor DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 the transmit and receive sections. When SYN is set, the synchronous mode is chosen and the transmit and receive sections use common clock and frame sync signals. When in the synchronous mode (SYN=1), the transmit and receive sections use the transmitter section clock generator as the source of the clock and frame sync for both sections. Also, the receiver clock pins SCKR, FSR and HCKR now operate as I/O flags. See Table 8-7, Table 8-8 and Table 8-9 for the effects of SYN on the receiver clock pins. ## 8.3.5.6 SAICR Transmit External Buffer Enable (TEBE) - Bit 7 The Transmitter External Buffer Enable (TEBE) bit controls the function of the FSR pin when in the synchronous mode. If the ESAI is configured for operation in the synchronous mode (SYN=1), and TEBE is set while FSR pin is configured as an output (RFSD=1), the FSR pin functions as the transmitter external buffer enable control, to enable the use of an external buffers on the transmitter outputs. If TEBE is cleared then the FSR pin functions as the serial I/O flag 1. See Table 8-8 for a summary of the effects of TEBE on the FSR pin. ## 8.3.5.7 SAICR Alignment Control (ALC) - Bit 8 The ESAI is designed for 24-bit fractional data, thus shorter data words are left aligned to the MSB (bit 23). Some applications use 16-bit fractional data. In those cases, shorter data words may be left aligned to bit 15. The Alignment Control (ALC) bit supports these applications. If ALC is set, transmitted and received words are left aligned to bit 15 in the transmit and receive shift registers. If ALC is cleared, transmitted and received word are left aligned to bit 23 in the transmit and receive shift registers. ### NOTE While ALC is set, 20-bit and 24-bit words may not be used, and word length control should specify 8-, 12- or 16-bit words, otherwise results are unpredictable. ### **ESAI Programming Model** NOTE: Transmitter and receiver may have different clocks and frame syncs. NOTE: Transmitter and receiver have the same clocks and frame syncs. Figure 8-11 SAICR SYN Bit Operation # 8.3.6 ESAI Status Register (SAISR) The Status Register (SAISR) is a read-only status register used by the DSP to read the status and serial input flags of the ESAI. See Figure 8-12. The status bits are described in the following paragraphs. Figure 8-12 SAISR Register ## 8.3.6.1 SAISR Serial Input Flag 0 (IF0) - Bit 0 The IF0 bit is enabled only when the SCKR pin is defined as ESAI in the Port Control Register, SYN=1 and RCKD=0, indicating that SCKR is an input flag and the synchronous mode is selected. Data present on the SCKR pin is latched during reception of the first received data bit after frame sync is detected. The IF0 bit is updated with this data when the receiver shift registers are transferred into the receiver data registers. IF0 reads as a zero when it is not enabled. Hardware, software, ESAI individual, and STOP reset clear IF0. ## 8.3.6.2 SAISR Serial Input Flag 1 (IF1) - Bit 1 The IF1 bit is enabled only when the FSR pin is defined as ESAI in the Port Control Register, SYN =1, RFSD=0 and TEBE=0, indicating that FSR is an input flag and the synchronous mode is selected. Data present on the FSR pin is latched during reception of the first received data bit after frame sync is detected. The IF1 bit is updated with this data when the receiver shift registers are transferred into the receiver data registers. IF1 reads as a zero when it is not enabled. Hardware, software, ESAI individual, and STOP reset clear IF1. # 8.3.6.3 SAISR Serial Input Flag 2 (IF2) - Bit 2 The IF2 bit is enabled only when the HCKR pin is defined as ESAI in the Port Control Register, SYN=1 and RHCKD=0, indicating that HCKR is an input flag and the synchronous mode is selected. Data present on the HCKR pin is latched during reception of the first received data bit after frame sync is detected. The IF2 bit is updated with this data when the receive shift registers are transferred into the receiver data registers. IF2 reads as a zero when it is not enabled. Hardware, software, ESAI individual, and STOP reset clear IF2. # 8.3.6.4 SAISR Reserved Bits - Bits 3-5, 11-12, 18-23 These bits are reserved for future use. They read as zero. # 8.3.6.5 SAISR Receive Frame Sync Flag (RFS) - Bit 6 When set, RFS indicates that a receive frame sync occurred during reception of the words in the receiver data registers. This indicates that the data words are from the first slot in the frame. When RFS is clear and Freescale Semiconductor 8-35 ### **ESAI Programming Model** a word is received, it indicates (only in the network mode) that the frame sync did not occur during reception of that word. RFS is cleared by hardware, software, ESAI individual, or STOP reset. RFS is valid only if at least one of the receivers is enabled (REx=1). ### NOTE In normal mode, RFS always reads as a one when reading data because there is only one time slot per frame – the "frame sync" time slot. ## 8.3.6.6 SAISR Receiver Overrun Error Flag (ROE) - Bit 7 The ROE flag is set when the serial receive shift register of an enabled receiver is full and ready to transfer to its receiver data register (RXx) and the register is already full (RDF=1). If REIE is set, an ESAI receive data with exception (overrun error) interrupt request is issued when ROE is set. Hardware, software, ESAI individual, and STOP reset clear ROE. ROE is also cleared by reading the SAISR with ROE set, followed by reading all the enabled receive data registers. ### 8.3.6.7 SAISR Receive Data Register Full (RDF) - Bit 8 RDF is set when the contents of the receive shift register of an enabled receiver is transferred to the respective receive data register. RDF is cleared when the DSP reads the receive data register of all enabled receivers or cleared by hardware, software, ESAI individual, or STOP reset. If RIE is set, an ESAI receive data interrupt request is issued when RDF is set. ## 8.3.6.8 SAISR Receive Even-Data Register Full (REDF) - Bit 9 When set, REDF indicates that the received data in the receive data registers of the enabled receivers have arrived during an even time slot when operating in the network mode. Even time slots are all even-numbered slots (0, 2, 4, 6, etc.). Time slots are numbered from zero to N-1, where N is the number of time slots in the frame. The zero time slot is considered even. REDF is set when the contents of the receive shift registers are transferred to the receive data registers. REDF is cleared when the DSP reads all the enabled receive data registers or cleared by hardware, software, ESAI individual, or STOP resets. If REDIE is set, an ESAI receive even slot data interrupt request is issued when REDF is set. # 8.3.6.9 SAISR Receive Odd-Data Register Full (RODF) - Bit 10 When set, RODF indicates that the received data in the receive data registers of the enabled receivers have arrived during an odd time slot when operating in the network mode. Odd time slots are all odd-numbered slots (1, 3, 5, etc.). Time slots are numbered from zero to N-1, where N is the number of time slots in the frame. RODF is set when the contents of the receive shift registers are transferred to the receive data registers. RODF is cleared when the DSP reads all the enabled receive data registers or cleared by hardware, software, ESAI individual, or STOP resets. # 8.3.6.10 SAISR Transmit Frame Sync Flag (TFS) - Bit 13 When set, TFS indicates that a transmit frame sync occurred in the current time slot. TFS is set at the start of the first time slot in the frame and cleared during all other time slots. Data written to a transmit data register during the time slot when TFS is set is transmitted (in network mode), if the transmitter is enabled, DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-36 Freescale Semiconductor during the second time slot in the frame. TFS is useful in network mode to identify the start of a frame. TFS is cleared by hardware, software, ESAI individual, or STOP reset. TFS is valid only if at least one transmitter is enabled (i.e. one or more of TE0, TE1, TE2, TE3, TE4 and TE5 are set). ### NOTE In normal mode, TFS always reads as a one when transmitting data because there is only one time slot per frame – the "frame sync" time slot. ## 8.3.6.11 SAISR Transmit Underrun Error Flag (TUE) - Bit 14 TUE is set when at least one of the enabled serial transmit shift registers is empty (no new data to be transmitted) and a transmit time slot occurs. When a transmit underrun error occurs, the previous data (which is still present in the TX registers that were not written) is retransmitted. If TEIE is set, an ESAI transmit data with exception (underrun error) interrupt request is issued when TUE is set. Hardware, software, ESAI individual, and STOP reset clear TUE. TUE is also cleared by reading the SAISR with TUE set, followed by writing to all the enabled transmit data registers or to TSR. ## 8.3.6.12 SAISR Transmit Data Register Empty (TDE) - Bit 15 TDE is set when the contents of the transmit data register of all the enabled transmitters are transferred to the transmit shift registers; it is also set for a TSR disabled time slot period in network mode (as if data were being transmitted after the TSR was written). When set, TDE indicates that data should be written to all the TX registers of the enabled transmitters or to the time slot register (TSR). TDE is cleared when the DSP writes to all the transmit data registers of the enabled transmitters, or when the DSP writes to the TSR to disable transmission of the next time slot. If TIE is set, an ESAI transmit data interrupt request is issued when TDE is set. Hardware, software, ESAI individual, and STOP reset clear TDE. # 8.3.6.13 SAISR Transmit Even-Data Register Empty (TEDE) - Bit 16 When set, TEDE indicates that the enabled transmitter data registers became empty at the beginning of an even time slot. Even time slots are all even-numbered slots (0, 2, 4, 6, etc.). Time slots are numbered from zero to N-1, where N is the number of time slots in the frame. The zero time slot is considered even. This flag is set when the contents of the transmit data register of all the enabled transmitters are transferred to the transmit shift registers; it is also set for a TSR disabled time slot period in network mode (as if data were being transmitted after the TSR was written). When set, TEDE indicates that data should be written to all the TX registers of the enabled transmitters or to the time slot register (TSR). TEDE is cleared when the DSP writes to all the transmit data registers of the enabled transmitters, or when the DSP writes to the TSR to disable transmission of the next time slot. If TIE is set, an ESAI transmit data interrupt request is issued when TEDE is set. Hardware, software, ESAI individual, and STOP reset clear TEDE. # 8.3.6.14 SAISR Transmit Odd-Data Register Empty (TODE) - Bit 17 When set, TODE indicates that the enabled transmitter data registers became empty at the beginning of an odd time slot. Odd time slots are all odd-numbered slots (1, 3, 5, etc.). Time slots are numbered from zero to N-1, where N is the number of time slots in the frame. This flag is set when the contents of the transmit data register of all the enabled transmitters are transferred to the transmit shift registers; it is also set for a Freescale Semiconductor 8-37 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **ESAI Programming Model** TSR disabled time slot period in network mode (as if data were being transmitted after the TSR was written). When set, TODE indicates that data should be written to all the TX registers of the enabled transmitters or to the time slot register (TSR). TODE is cleared when the DSP writes to all the transmit data registers of the enabled transmitters, or when the DSP writes to the TSR to disable transmission of the next time slot. If TIE is set, an ESAI transmit data interrupt request is issued when TODE is set. Hardware, software, ESAI individual, and STOP reset clear TODE. Figure 8-13 ESAI Data Path Programming Model ([R/T]SHFD=0) DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-38 Freescale Semiconductor Figure 8-14 ESAI Data Path Programming Model ([R/T]SHFD=1) 3. 32-bit mode is not shown. 4. Data word is left aligned (TWA=0,PADC=1). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 8-39 ### **ESAI Programming Model** ## 8.3.7 ESAI Receive Shift Registers The receive shift registers (see Figure 8-13 and Figure 8-14) receive the incoming data from the serial receive data pins. Data is shifted in by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. Data is assumed to be received MSB first if RSHFD=0 and LSB first if RSHFD=1. Data is transferred to the ESAI receive data registers after 8, 12, 16, 20, 24, or 32 serial clock cycles were counted, depending on the slot length control bits in the RCR register. ## 8.3.8 ESAI Receive Data Registers (RX3, RX2, RX1, RX0) RX3, RX2, RX1 and RX0 are 24-bit read-only registers that accept data from the receive shift registers when they become full (see Figure 8-13 and Figure 8-14). The data occupies the most significant portion of the receive data registers, according to the ALC control bit setting. The unused bits (least significant portion, and 8 most significant bits when ALC=1) read as zeros. The DSP is interrupted whenever RXx becomes full if the associated interrupt is enabled. # 8.3.9 ESAI Transmit Shift Registers The transmit shift registers contain the data being transmitted (see Figure 8-13 and Figure 8-14). Data is shifted out to the serial transmit data pins by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. The number of bits shifted out before the shift registers are considered empty and may be written to again can be 8, 12, 16, 20, 24 or 32 bits (determined by the slot length control bits in the TCR register). Data is shifted out of these registers MSB first if TSHFD=0 and LSB first if TSHFD=1. # 8.3.10 ESAI Transmit Data Registers (TX5, TX4, TX3, TX2,TX1,TX0) TX5, TX4, TX3, TX2, TX1 and TX0 are 24-bit write-only registers. Data to be transmitted is written into these registers and is automatically transferred to the transmit shift registers (see Figure 8-13 and Figure 8-14). The data written (8, 12, 16, 20 or 24 bits) should occupy the most significant portion of the TXx according to the ALC control bit setting. The unused bits (least significant portion, and the 8 most significant bits when ALC=1) of the TXx are don't care bits. The DSP is interrupted whenever the TXx becomes empty if the transmit data register empty interrupt has been enabled. # 8.3.11 ESAI Time Slot Register (TSR) The write-only Time Slot Register (TSR) is effectively a null data register that is used when the data is not to be transmitted in the available transmit time slot. The transmit data pins of all the enabled transmitters are in the high-impedance state for the respective time slot where TSR has been written. The Transmitter External Buffer Enable pin (FSR pin when SYN=1, TEBE=1, RFSD=1) disables the external buffers during the slot when the TSR register has been written. # 8.3.12 Transmit Slot Mask Registers (TSMA, TSMB) The Transmit Slot Mask Registers (TSMA and TSMB) are two read/write registers used by the transmitters in network mode to determine for each slot whether to transmit a data word and generate a DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 8-40 Freescale Semiconductor transmitter empty condition (TDE=1), or to tri-state the transmitter data pins. TSMA and TSMB should each be considered as containing half a 32-bit register TSM. See Figure 8-15 and Figure 8-16. Bit number N in TSM (TS\*\*) is the enable/disable control bit for transmission in slot number N. | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------------------|------|---------|-------------|------------|----------|-----------|------------|------------|----------|------------|--------|------|--| | X:\$FFFFB9 | TS11 | TS10 | TS9 | TS8 | TS7 | TS6 | TS5 | TS4 | TS3 | TS2 | TS1 | TS0 | | | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | TS15 | TS14 | TS13 | TS12 | | | | | | | | | | | | | | | | | | | | Reserve | d bit - rea | nd as zero | ; should | be writte | n with zer | o for futu | re compa | atibility. | | | | | Figure 8-15 TSMA Register | | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 1 | | | | | 1 | 1 | _ | 1 | ·<br>I | _ | | | X:\$FFFBA | TS27 | TS26 | TS25 | TS24 | TS23 | TS22 | TS21 | TS20 | TS19 | TS18 | TS17 | TS16 | | | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | TS31 | TS30 | TS29 | TS28 | | | | | | | | | | | | | | | | | | | | Reserve | d bit - rea | nd as zero | ; should | be writte | n with zer | o for futu | re compa | atibility. | | | | | | | 1 | | | | | _ | | | | | | | Figure 8-16 TSMB Register When bit number N in TSM is cleared, all the transmit data pins of the enabled transmitters are tri-stated during transmit time slot number N. The data is still transferred from the transmit data registers to the transmit shift registers but neither the TDE nor the TUE flags are set. This means that during a disabled slot, no transmitter empty interrupt is generated. The DSP is interrupted only for enabled slots. Data that is written to the transmit data registers when servicing this request is transmitted in the next enabled transmit time slot. When bit number N in TSM register is set, the transmit sequence is as usual: data is transferred from the TX registers to the shift registers, transmitted during slot number N, and the TDE flag is set. Using the slot mask in TSM does not conflict with using TSR. Even if a slot is enabled in TSM, the user may chose to write to TSR instead of writing to the transmit data registers TXx. This causes all the transmit data pins of the enabled transmitters to be tri-stated during the next slot. Data written to the TSM affects the next frame transmission. The frame being transmitted is not affected by this data and would comply to the last TSM setting. Data read from TSM returns the last written data. After hardware or software reset, the TSM register is preset to \$FFFFFFFF, which means that all 32 possible slots are enabled for data transmission. Freescale Semiconductor 8-41 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **ESAI Programming Model** ### NOTE When operating in normal mode, bit 0 of the mask register must be set, otherwise no output is generated. # 8.3.13 Receive Slot Mask Registers (RSMA, RSMB) The Receive Slot Mask Registers (RSMA and RSMB) are two read/write registers used by the receiver in network mode to determine for each slot whether to receive a data word and generate a receiver full condition (RDF=1), or to ignore the received data. RSMA and RSMB should be considered as each containing half of a 32-bit register RSM. See Figure 8-17 and Figure 8-18. Bit number N in RSM (RS\*\*) is an enable/disable control bit for receiving data in slot number N. Figure 8-18 RSMB Register When bit number N in the RSM register is cleared, the data from the enabled receivers input pins are shifted into their receive shift registers during slot number N. The data is not transferred from the receive shift registers to the receive data registers, and neither the RDF nor the ROE flags are set. This means that during a disabled slot, no receiver full interrupt is generated. The DSP is interrupted only for enabled slots. When bit number N in the RSM is set, the receive sequence is as usual: data which is shifted into the enabled receivers shift registers is transferred to the receive data registers and the RDF flag is set. Data written to the RSM affects the next received frame. The frame being received is not affected by this data and would comply to the last RSM setting. Data read from RSM returns the last written data. After hardware or software reset, the RSM register is preset to \$FFFFFFFF, which means that all 32 possible slots are enabled for data reception. 8-42 Freescale Semiconductor ### NOTE When operating in normal mode, bit 0 of the mask register must be set to one, otherwise no input is received. # 8.4 Operating Modes ESAI operating mode are selected by the ESAI control registers (TCCR, TCR, RCCR, RCR and SAICR). The main operating mode are described in the following paragraphs. ### 8.4.1 ESAI After Reset Hardware or software reset clears the port control register bits and the port direction control register bits, which configure all ESAI I/O pins as disconnected. The ESAI is in the individual reset state while all ESAI pins are programmed as GPIO or disconnected, and is active only if at least one of the ESAI I/O pins is programmed as an ESAI pin. ### 8.4.2 ESAI Initialization The correct way to initialize the ESAI is as follows: - 1. Hardware, software, ESAI individual, or STOP reset. - 2. Program ESAI control and time slot registers. - 3. Write data to all the enabled transmitters. - 4. Configure at least one pin as ESAI pin. During program execution, all ESAI pins may be defined as GPIO or disconnected, causing the ESAI to stop serial activity and enter the individual reset state. All status bits of the interface are set to their reset state; however, the control bits are not affected. This procedure allows the DSP programmer to reset the ESAI separately from the other internal peripherals. During individual reset, internal DMA accesses to the data registers of the ESAI are not valid and data read is undefined. The DSP programmer must use an individual ESAI reset when changing the ESAI control registers (except for TEIE, REIE, TLIE, RIE, TEE, TEO-TE5, REO-RE3) to ensure proper operation of the interface. ### NOTE If the ESAI receiver section is already operating with some of the receivers, enabling additional receivers on the fly (i.e., without first putting the ESAI receiver in the personal reset state) by setting their REx control bits will result in erroneous data being received as the first data word for the newly enabled receivers. ### **Operating Modes** ## 8.4.3 ESAI Interrupt Requests The ESAI can generate eight different interrupt requests (ordered from the highest to the lowest priority): ### 1. ESAI Receive Data with Exception Status. Occurs when the receive exception interrupt is enabled (REIE=1 in the RCR register), at least one of the enabled receive data registers is full (RDF=1), and a receiver overrun error has occurred (ROE=1 in the SAISR register). ROE is cleared by first reading the SAISR and then reading all the enabled receive data registers. ### 2. ESAI Receive Even Data Occurs when the receive even slot data interrupt is enabled (REDIE=1), at least one of the enabled receive data registers is full (RDF=1), the data is from an even slot (REDF=1), and no exception has occurred (ROE=0 or REIE=0). Reading all enabled receiver data registers clears RDF and REDF. ### 3. ESAI Receive Data Occurs when the receive interrupt is enabled (RIE=1), at least one of the enabled receive data registers is full (RDF=1), no exception has occurred (ROE=0 or REIE=0), and no even slot interrupt has occurred (REDF=0 or REDIE=0). Reading all enabled receiver data registers clears RDF. ### 4. ESAI Receive Last Slot Interrupt Occurs, if enabled (RLIE=1), after the last slot of the frame ended (in network mode only) regardless of the receive mask register setting. The receive last slot interrupt may be used for resetting the receive mask slot register, reconfiguring the DMA channels and reassigning data memory pointers. Using the receive last slot interrupt guarantees that the previous frame was serviced with the previous setting and the new frame is serviced with the new setting without synchronization problems. Note that the maximum receive last slot interrupt service time should not exceed N-1 ESAI bits service time (where N is the number of bits in a slot). ### 5. ESAI Transmit Data with Exception Status Occurs when the transmit exception interrupt is enabled (TEIE=1), at least one transmit data register of the enabled transmitters is empty (TDE=1), and a transmitter underrun error has occurred (TUE=1). TUE is cleared by first reading the SAISR and then writing to all the enabled transmit data registers, or to the TSR register. ### 6. ESAI Transmit Last Slot Interrupt Occurs, if enabled (TLIE=1), at the start of the last slot of the frame in network mode regardless of the transmit mask register setting. The transmit last slot interrupt may be used for resetting the transmit mask slot register, reconfiguring the DMA channels and reassigning data memory pointers. Using the transmit last slot interrupt guarantees that the previous frame was serviced with the previous setting and the new frame is serviced with the new setting without synchronization problems. Note that the maximum transmit last slot interrupt service time should not exceed N-1 ESAI bits service time (where N is the number of bits in a slot). ### 7. ESAI Transmit Even Data Occurs when the transmit even slot data interrupt is enabled (TEDIE=1), at least one of the enabled transmit data registers is empty (TDE=1), the slot is an even slot (TEDE=1), and no exception has occurred (TUE=0 or TEIE=0). Writing to all the TX registers of the enabled transmitters or to TSR clears this interrupt request. 8-44 Freescale Semiconductor ### 8. ESAI Transmit Data Occurs when the transmit interrupt is enabled (TIE=1), at least one of the enabled transmit data registers is empty (TDE=1), no exception has occurred (TUE=0 or TEIE=0), and no even slot interrupt has occurred (TEDE=0 or TEDIE=0). Writing to all the TX registers of the enabled transmitters, or to the TSR clears this interrupt request. ## 8.4.4 Operating Modes – Normal, Network, and On-Demand The ESAI has three basic operating modes and many data/operation formats. ### 8.4.4.1 Normal/Network/On-Demand Mode Selection Selecting between the normal mode and network mode is accomplished by clearing or setting the TMOD0-TMOD1 bits in the TCR register for the transmitter section, and in the RMOD0-RMOD1 bits in the RCR register for the receiver section. For normal mode, the ESAI functions with one data word of I/O per frame (per enabled transmitter or receiver). The normal mode is typically used to transfer data to/from a single device. For the network mode, 2 to 32 time slots per frame may be selected. During each frame, 0 to 32 data words of I/O may be received/transmitted. In either case, the transfers are periodic. The frame sync signal indicates the first time slot in the frame. Network mode is typically used in time division multiplexed (TDM) networks of codecs, DSPs with multiple words per frame, or multi-channel devices. Selecting the network mode and setting the frame rate divider to zero (DC=00000) selects the on-demand mode. This special case does not generate a periodic frame sync. A frame sync pulse is generated only when data is available to transmit. The on-demand mode requires that the transmit frame sync be internal (output) and the receive frame sync be external (input). Therefore, for simplex operation, the synchronous mode could be used; however, for full-duplex operation, the asynchronous mode must be used. Data transmission that is data driven is enabled by writing data into each TX. Although the ESAI is double buffered, only one word can be written to each TX, even if the transmit shift register is empty. The receive and transmit interrupts function as usual using TDE and RDF; however, transmit underruns are impossible for on-demand transmission and are disabled. # 8.4.4.2 Synchronous/Asynchronous Operating Modes The transmit and receive sections of the ESAI may be synchronous or asynchronous -i.e., the transmitter and receiver sections may use common clock and synchronization signals (synchronous operating mode), or they may have their own separate clock and sync signals (asynchronous operating mode). The SYN bit in the SAICR register selects synchronous or asynchronous operation. Since the ESAI is designed to operate either synchronously or asynchronously, separate receive and transmit interrupts are provided. When SYN is cleared, the ESAI transmitter and receiver clocks and frame sync sources are independent. If SYN is set, the ESAI transmitter and receiver clocks and frame sync come from the transmitter section (either external or internal sources). ### **Operating Modes** Data clock and frame sync signals can be generated internally by the DSP or may be obtained from external sources. If internally generated, the ESAI clock generator is used to derive high frequency clock, bit clock and frame sync signals from the DSP internal system clock. ## 8.4.4.3 Frame Sync Selection The frame sync can be either a bit-long or word-long signal. The transmitter frame format is defined by the TFSL bit in the TCR register. The receiver frame format is defined by the RFSL bit in the RCR register. - 1. In the word-long frame sync format, the frame sync signal is asserted during the entire word data transfer period. This frame sync length is compatible with Freescale codecs, SPI serial peripherals, serial A/D and D/A converters, shift registers, and telecommunication PCM serial I/O. - 2. In the bit-long frame sync format, the frame sync signal is asserted for one bit clock immediately before the data transfer period. This frame sync length is compatible with Intel and National components, codecs, and telecommunication PCM serial I/O. The relative timing of the word length frame sync as referred to the data word is specified by the TFSR bit in the TCR register for the transmitter section, and by the RFSR bit in the RCR register for the receive section. The word length frame sync may be generated (or expected) with the first bit of the data word, or with the last bit of the previous word. TFSR and RFSR are ignored when a bit length frame sync is selected Polarity of the frame sync signal may be defined as positive (asserted high) or negative (asserted low). The TFSP bit in the TCCR register specifies the polarity of the frame sync for the transmitter section. The RFSP bit in the RCCR register specifies the polarity of the frame sync for the receiver section. The ESAI receiver looks for a receive frame sync leading edge (trailing edge if RFSP is set) only when the previous frame is completed. If the frame sync goes high before the frame is completed (or before the last bit of the frame is received in the case of a bit frame sync or a word length frame sync with RFSR set), the current frame sync is not recognized, and the receiver is internally disabled until the next frame sync. Frames do not have to be adjacent – i.e., a new frame sync does not have to immediately follow the previous frame. Gaps of arbitrary periods can occur between frames. Enabled transmitters are tri-stated during these gaps. When operating in the synchronous mode (SYN=1), all clocks including the frame sync are generated by the transmitter section. ### 8.4.4.4 Shift Direction Selection Some data formats, such as those used by codecs, specify MSB first while other data formats, such as the AES-EBU digital audio interface, specify LSB first. The MSB/LSB first selection is made by programming RSHFD bit in the RCR register for the receiver section, and by programming the TSHFD bit in the TCR register for the transmitter section. # 8.4.5 Serial I/O Flags Three ESAI pins (FSR, SCKR and HCKR) are available as serial I/O flags when the ESAI is operating in the synchronous mode (SYN=1). Their operation is controlled by RCKD, RFSD, TEBE bits in the RCR, RCCR and SAICR registers. The output data bits (OF2, OF1 and OF0) and the input data bits (IF2, IF1 and IF0) are double buffered to/from the HCKR, FSR and SCKR pins. Double buffering the flags keeps them in sync with the TX and RX data lines. Each flag can be separately programmed. Flag 0 (SCKR pin) direction is selected by RCKD, RCKD=1 for output and RCKD=0 for input. Flag 1 (FSR pin) is enabled when the pin is not configured as external transmitter buffer enable (TEBE=0) and its direction is selected by RFSD, RFSD=1 for output and RFSD=0 for input. Flag 2 (HCKR pin) direction is selected by RHCKD, RHCKD=1 for output and RHCKD=0 for input. When programmed as input flags, the SCKR, FSR and HCKR logic values, respectively, are latched at the same time as the first bit of the receive data word is sampled. Because the input was latched, the signal on the input flag pin (SCKR, FSR or HCKR) can change without affecting the input flag until the first bit of the next receive data word. When the received data words are transferred to the receive data registers, the input flag latched values are then transferred to the IF0, IF1 and IF2 bits in the SAISR register, where they may be read by software. When programmed as output flags, the SCKR, FSR and HCKR logic values are driven by the contents of the OF0, OF1 and OF2 bits in the SAICR register respectively, and are driven when the transmit data registers are transferred to the transmit shift registers. The value on SCKR, FSR and HCKR is stable from the time the first bit of the transmit data word is transmitted until the first bit of the next transmit data word is transmitted. Software may change the OF0-OF2 values thus controlling the SCKR, FSR and HCKR pin values for each transmitted word. The normal sequence for setting output flags when transmitting data is as follows: wait for TDE (transmitter empty) to be set, first write the flags, and then write the transmit data to the transmit registers. OF0, OF1 and OF2 are double buffered so that the flag states appear on the pins when the transmit data is transferred to the transmit shift register (i.e., the flags are synchronous with the data). #### **GPIO - Pins and Registers** 8.5 The GPIO functionality of the ESAI port is controlled by three registers: Port C control register (PCRC), Port C direction register (PRRC) and Port C data register (PDRC). #### 8.5.1 Port C Control Register (PCRC) The read/write 24-bit Port C Control Register (PCRC) in conjunction with the Port C Direction Register (PRRC) controls the functionality of the ESAI GPIO pins. Each of the PC(11:0) bits controls the functionality of the corresponding port pin. See Table 8-12 for the port pin configurations. Hardware and software reset clear all PCRC bits. #### 8.5.2 Port C Direction Register (PRRC) The read/write 24-bit Port C Direction Register (PRRC) in conjunction with the Port C Control Register (PCRC) controls the functionality of the ESAI GPIO pins. Table 8-12 describes the port pin configurations. Hardware and software reset clear all PRRC bits. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 8-47 Table 8-12 PCRC and PRRC Bits Functionality | PDC[i] | PC[i] | Port Pin[i] Function | |--------|-------|----------------------| | 0 | 0 | disconnected | | 0 | 1 | GPIO input | | 1 | 0 | GPIO output | | 1 | 1 | ESAI | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|---------|-------------|------------|----------|-----------|------------|------------|----------|------------|------|------| | X:\$FFFFBF | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | Reserve | d bit - rea | ad as zero | ; should | be writte | n with zer | o for futu | re compa | atibility. | | | | | | | | Figure | 8-19 P | CRC Re | egister | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | X:\$FFFFBE | PDC11 | PDC10 | PDC9 | PDC8 | PDC7 | PDC6 | PDC5 | PDC4 | PDC3 | PDC2 | PDC1 | PDC0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure 8-20 PRRC Register Reserved bit - read as zero; should be written with zero for future compatibility. # 8.5.3 Port C Data register (PDRC) The read/write 24-bit Port C Data Register (see Figure 8-21) is used to read or write data to/from ESAI GPIO pins. Bits PD(11:0) are used to read or write data from/to the corresponding port pins if they are configured as GPIO. If a port pin [i] is configured as a GPIO input, then the corresponding PD[i] bit reflects the value present on this pin. If a port pin [i] is configured as a GPIO output, then the value written into the corresponding PD[i] bit is reflected on this pin. If a port pin [i] is configured as disconnected, the corresponding PD[i] bit is not reset and contains undefined data. 8-48 Freescale Semiconductor Figure 8-21 PDRC Register # 8.6 ESAI Initialization Examples ## 8.6.1 Initializing the ESAI Using Individual Reset - The ESAI should be in its individual reset state (PCRC = \$000 and PRRC = \$000). In the individual reset state, both the transmitter and receiver sections of the ESAI are simultaneously reset. The TPR bit in the TCR register may be used to reset just the transmitter section. The RPR bit in the RCR register may be used to reset just the receiver section. - Configure the control registers (TCCR, TCR, RCCR, RCR) according to the operating mode, but do not enable transmitters (TE5–TE0 = \$0) or receivers (RE3–RE0 = \$0). It is possible to set the interrupt enable bits which are in use during the operation (no interrupt occurs). - Enable the ESAI by setting the PCRC register and PRRC register bits according to pins which are in use during operation. - Write the first data to be transmitted to the transmitters which are in use during operation. This step is needed even if DMA is used to service the transmitters. - Enable the transmitters and receivers. - From now on ESAI can be serviced either by polling, interrupts, or DMA. ### Operation proceeds as follows: - For internally generated clock and frame sync, these signals are active immediately after ESAI is enabled (step 3 above). - Data is received only when one of the receive enable (REx) bits is set and after the occurrence of frame sync signal (either internally or externally generated). - Data is transmitted only when the transmitter enable (TEx) bit is set and after the occurrence of frame sync signal (either internally or externally generated). The transmitter outputs remain tri-stated after TEx bit is set until the frame sync occurs. # 8.6.2 Initializing Just the ESAI Transmitter Section - It is assumed that the ESAI is operational; that is, at least one pin is defined as an ESAI pin. - The transmitter section should be in its personal reset state (TPR = 1). Freescale Semiconductor 8-49 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **ESAI Initialization Examples** - Configure the control registers TCCR and TCR according to the operating mode, making sure to clear the transmitter enable bits (TE0 TE5). TPR must remain set. - Take the transmitter section out of the personal reset state by clearing TPR. - Write first data to the transmitters which will be used during operation. This step is needed even if DMA is used to service the transmitters. - Enable the transmitters by setting their TE bits. - Data is transmitted only when the transmitter enable (TEx) bit is set and after the occurrence of frame sync signal (either internally or externally generated). The transmitter outputs remain tri-stated after TEx bit is set until the frame sync occurs. - From now on the transmitters are operating and can be serviced either by polling, interrupts, or DMA. ## 8.6.3 Initializing Just the ESAI Receiver Section - It is assumed that the ESAI is operational; that is, at least one pin is defined as an ESAI pin. - The receiver section should be in its personal reset state (RPR = 1). - Configure the control registers RCCR and RCR according to the operating mode, making sure to clear the receiver enable bits (RE0 RE3). RPR must remain set. - Take the receiver section out of the personal reset state by clearing RPR. - Enable the receivers by setting their RE bits. - From now on the receivers are operating and can be serviced either by polling, interrupts, or DMA. 8-50 Freescale Semiconductor # 9 Enhanced Serial Audio Interface 1 (ESAI\_1) ## 9.1 Introduction The Enhanced Serial Audio Interface I (ESAI\_1) is the second ESAI peripheral in the DSP56366. It is functionally identical to the ESAI peripheral described in Section 8, "Enhanced Serial AUDIO Interface (ESAI)" except for minor differences described in this section. Refer to the ESAI section for functional information about the ESAI\_1, in addition to using the information in this section. The ESAI\_1 block diagram is shown in Figure 9-1. The ESAI\_1 shares 4 pins with the ESAI. The ESAI\_1 does not have the two high frequency clock pins but otherwise it is identical to the ESAI. Freescale Semiconductor 9-1 ### Introduction Figure 9-1 ESAI\_1 Block Diagram 9-2 Freescale Semiconductor #### 9.2 **ESAI 1 Data and Control Pins** The ESAI 1 has 6 dedicated pins and shares 4 pins with the ESAI. The pins are described in the following sections. #### 9.2.1 Serial Transmit 0 Data Pin (SDO0\_1) SDO0 1 transmits data from the TX0 1 serial transmit shift register. It is shared with the ESAI SDO0 signal. The pin may be used as SDO0 1 if it is not defined as ESAI SDO0. The pin may be used as GPIO PE11 if not used by the ESAI or ESAI 1. The ESAI 1 Multiplex Control Register (EMUXR) defines if the pin belongs to the ESAI or to the ESAI 1. #### 9.2.2 Serial Transmit 1 Data Pin (SDO1 1) SDO1 1 transmits data from the TX1 1 serial transmit shift register. It is shared with the ESAI SDO1 signal. The pin may be used as SDO1 1 if it is not defined as ESAI SDO1. The pin may be used as GPIO PE10 if not used by the ESAI or ESAI 1. The ESAI 1 Multiplex Control Register (EMUXR) defines if the pin belongs to the ESAI or to the ESAI 1. #### 9.2.3 Serial Transmit 2/Receive 3 Data Pin (SDO2 1/SDI3 1) SDO2 1/SDI3 1 transmits data from the TX2 1 serial transmit shift register when programmed as a transmitter pin, or receives serial data to the RX3 1 serial receive shift register when programmed as a receiver pin. It is shared with the ESAI SDO2/SDI3 signal. The pin may be used as SDO2 1/SDI3 1 if it is not defined as ESA I SDO2/SDI3. The pin may be used as GPIO PE9 if not used by the ESAI or ESAI 1. The ESAI 1 Multiplex Control Register (EMUXR) defines if the pin belongs to the ESAI or to the ESAI 1. #### 9.2.4 Serial Transmit 3/Receive 2 Data Pin (SDO3 1/SDI2 1) SDO3\_1/SDI2\_1 transmits data from the TX3\_1 serial transmit shift register when programmed as a transmitter pin, or receives serial data to the RX2 1 serial receive shift register when programmed as a receiver pin. It is shared with the ESAI SDO3/SDI2 signal. The pin may be used as SDO3 1/SDI2 1 if it is not defined as ESAI SDO3/SDI2. The pin may be used as GPIO PE8 if not used by the ESAI or ESAI 1. The ESAI 1 Multiplex Control Register (EMUXR) defines if the pin belongs to the ESAI or to the ESAI 1. #### 9.2.5 Serial Transmit 4/Receive 1 Data Pin (SDO4 1/SDI1 1) SDO4 1/SDI1 1 transmits data from the TX4 1 serial transmit shift register when programmed as a transmitter pin, or receives serial data to the RX1 1 serial receive shift register when programmed as a receiver pin. SDO4 1/SDI1 1 may be programmed as a general-purpose pin (PE7) when the ESAI 1 SDO4 1 and SDI1 1 functions are not being used. Freescale Semiconductor 9-3 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **ESAI\_1 Programming Model** ## 9.2.6 Serial Transmit 5/Receive 0 Data Pin (SDO5\_1/SDI0\_1) SDO5\_1/SDI0\_1 transmits data from the TX5\_1 serial transmit shift register when programmed as transmitter pin, or receives serial data to the RX0\_1 serial shift register when programmed as a receiver pin. SDO5\_1/SDI0\_1 may be programmed as a general-purpose pin (PE6) when the ESAI\_1 SDO5\_1 and SDI0\_1 functions are not being used. ## 9.2.7 Receiver Serial Clock (SCKR\_1) SCKR\_1 is a bidirectional pin that provides the receivers serial bit clock for the ESAI\_1 interface. SCKR\_1 may be programmed as a general-purpose I/O pin (PE0) when the ESAI\_1 SCKR\_1 function is not being used. # 9.2.8 Transmitter Serial Clock (SCKT\_1) SCKT\_1 is a bidirectional pin that provides the transmitters serial bit clock for the ESAI\_1 interface. SCKT\_1 may be programmed as a general-purpose I/O pin (PE3) when the ESAI\_1 SCKT\_1 function is not being used. # 9.2.9 Frame Sync for Receiver (FSR\_1) The FSR\_1 pin is a bidirectional pin that provides the receivers frame sync signal for the ESAI\_1 interface. FSR\_1 may be programmed as a general-purpose I/O pin (PE1) when the ESAI\_1 FSR\_1 function is not being used. # 9.2.10 Frame Sync for Transmitter (FST\_1) The FST\_1 pin is a bidirectional pin that provides the transmitters frame sync signal for the ESAI\_1 interface. FST\_1 may be programmed as a general-purpose I/O pin (PE4) when the ESAI\_1 FST\_1 function is not being used. # 9.3 ESAI\_1 Programming Model The ESAI 1 has the following registers: - One multiplex control register - Five control registers - One status register - Six transmit data registers - Four receive data registers - Two transmit slot mask registers - Two receive slot mask registers - One special-purpose time slot register 9-4 Freescale Semiconductor DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 The ESAI\_1 also contains the GPIO Port E functionality, described in Section 9.5, "GPIO - Pins and Registers". The following paragraphs give detailed descriptions of bits in the ESAI\_1 registers that differ in functionality from their descriptions in the ESAI Programming Model. # 9.3.1 ESAI\_1 Multiplex Control Register (EMUXR) The read/write ESAI\_1 Multiplex Control Register (EMUXR) controls which peripheral (ESAI or ESAI\_1) is using the shared pins. Figure 9-2 EMUXR Register Hardware and software reset clear all the bits of the EMUXR register. The selection of ESAI/ESAI\_1 pins is shown in Table 9-1. | EMUX | (R bit | ESAI pin | ESAI_1 pin | | | | | |-------|--------|-----------------|---------------------|--|--|--|--| | EMUX0 | 0 | SDO0 [PC11] | disconnected | | | | | | EMUX0 | 1 | disconnected | SDO0_1 [PE11] | | | | | | EMUX1 | 0 | SDO1[PC10] | disconnected | | | | | | EMUX1 | 1 | disconnected | SDO1_1 [PE10] | | | | | | EMUX2 | 0 | SDO2/SDI3 [PC9] | disconnected | | | | | | EMUX2 | 1 | disconnected | SDO2_1/SDI3_1 [PE9] | | | | | | EMUX3 | 0 | SDO3/SDI2 [PC8] | disconnected | | | | | | EMUX3 | 1 | disconnected | SDO3_1/SDI2_1 [PE8] | | | | | Table 9-1 EMUXR ESA/ESAI\_1 Pin Selection # 9.3.2 ESAI\_1 Transmitter Clock Control Register (TCCR\_1) The read/write Transmitter Clock Control Register (TCCR\_1) controls the ESAI\_1 transmitter clock generator bit and frame sync rates, the bit rate and high frequency clock sources and the directions of the FST\_1 and SCKT\_1 signals. In synchronous mode, the bit clock defined for the transmitter determines the receiver bit clock as well. TCCR\_1 also controls the number of words per frame for the serial data. Hardware and software reset clear all the bits of the TCCR 1 register. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 9-5 ### **ESAI\_1 Programming Model** 11 10 9 8 7 6 5 4 3 2 0 1 Y:\$FFF96 TDC2 TDC1 TDC0 **TPSR** TPM7 TPM6 TPM5 TPM4 TPM3 TPM2 TPM1 TPM0 23 22 21 20 19 18 17 16 15 14 13 12 THCKD **TFSD TCKD** THCKP **TFSP TCKP** TFP3 TFP2 TFP1 TFP0 TDC4 TDC3 Figure 9-3 TCCR\_1 Register ## 9.3.2.1 TCCR\_1 Tx High Freq. Clock Divider (TFP3-TFP0) - Bits 14-17 Since the ESAI\_1 does not have the transmitter high frequency clock pin, the TFP3–TFP0 bits simply specify an additional division ratio in the clock divider chain. See Figure 9-4. ## 9.3.2.2 TCCR\_1 Tx High Freq. Clock Polarity (THCKP) - Bit 20 The ESAI\_1 does not have the transmitter high frequency clock pin. It it recommended that THCKP should be kept cleared. ## 9.3.2.3 TCCR\_1 Tx High Freq. Clock Direction (THCKD) - Bit 23 The ESAI\_1 does not have the transmitter high frequency clock pin. THCKD must be set for proper ESAI\_1 transmitter section operation. | THCKD | TFSD | TCKD | Transmitter<br>Bit Clock<br>Source | OUTPUTS | | | | | |-------|------|------|------------------------------------|---------|--------|--|--|--| | 0 | Х | Х | Reserved | | | | | | | 1 | 0 | 0 | SCKT_1 | | | | | | | 1 | 0 | 1 | INT | | SCKT_1 | | | | | 1 | 1 | 0 | SCKT_1 | FST_1 | | | | | | 1 | 1 | 1 | INT | FST_1 | SCKT_1 | | | | Table 9-2 Transmitter Clock Sources 9-6 Freescale Semiconductor Figure 9-4 ESAI\_1 Clock Generator Functional Block Diagram Freescale Semiconductor 9-7 ### **ESAI\_1 Programming Model** Figure 9-5 ESAI\_1 Frame Sync Generator Functional Block Diagram # 9.3.3 ESAI\_1 Transmit Control Register (TCR\_1) The read/write Transmit Control Register (TCR\_1) controls the ESAI\_1 transmitter section. Interrupt enable bits for the transmitter section are provided in this control register. Operating modes are also selected in this register. | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-----|-------|------|------|------|-------|-------|-------| | Y:\$FFFF95 | TSWS1 | TSWS0 | TMOD1 | TMOD0 | TWA | TSHFD | TE5 | TE4 | TE3 | TE2 | TE1 | TE0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | TLIE | TIE | TEDIE | TEIE | TPR | | PADC | TFSR | TFSL | TSWS4 | TSWS3 | TSWS2 | | | | - | | | | | | | | | | | Reserved bit - read as zero; should be written with zero for future compatibility. Figure 9-6 TCR\_1 Register Hardware and software reset clear all the bits in the TCR\_1 register. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## 9.3.4 ESAI\_1 Receive Clock Control Register (RCCR\_1) The read/write Receive Clock Control Register (RCCR\_1) controls the ESAI\_1 receiver clock generator bit and frame sync rates, word length, and number of words per frame for the serial data. 11 10 9 8 7 6 5 4 3 2 1 0 **RPSR** Y:\$FFFF98 RDC2 RDC0 RPM7 RPM5 RPM4 RPM3 RPM1 RDC1 RPM6 RPM2 RPM0 23 22 21 20 19 18 17 16 15 14 13 12 **RHCKD RFSD RCKD RHCKP RFSP RCKP** RFP3 RFP2 RFP1 RFP0 RDC4 RDC3 Reserved bit - read as zero; should be written with zero for future compatibility. Figure 9-7 RCCR\_1 Register Hardware and software reset clear all the bits of the RCCR\_1 register. ## 9.3.4.1 RCCR\_1 Rx High Freq. Clock Divider (RFP3-RFP0) - Bits 14-17 Since the ESAI\_1 does not have the receiver high frequency clock pin, the RFP3–RFP0 bits simply specify an additional division ratio in the clock divider chain. See Figure 9-4. ## 9.3.4.2 RCCR\_1 Rx High Freq. Clock Polarity (RHCKP) - Bit 20 The ESAI\_1 does not have the receiver high frequency clock pin. It it recommended that RHCKP should be kept cleared. # 9.3.4.3 RCCR\_1 Rx High Freq. Clock Direction (RHCKD) - Bit 23 The ESAI\_1 does not have the receiver high frequency clock pin. RHCKD must be set for proper ESAI\_1 receiver section operation. | RHCKD | RFSD | RCKD | Receiver<br>Bit Clock<br>Source | Bit Clock OUTPUTS | | | | | |-------|------|------|---------------------------------|-------------------|--------|--|--|--| | 0 | Х | Х | Reserved | | | | | | | 1 | 0 | 0 | SCKR_1 | SCKR_1 | | | | | | 1 | 0 | 1 | INT | | SCKR_1 | | | | | 1 | 1 | 0 | SCKR_1 | FSR_1 | | | | | | 1 | 1 | 1 | INT | FSR_1 | SCKR_1 | | | | Table 9-3 Receiver Clock Sources (asynchronous mode only) Freescale Semiconductor 9-9 ### ESAI\_1 Programming Model #### **ESAI 1 Receive Control Register (RCR 1)** 9.3.5 The read/write Receive Control Register (RCR 1) controls the ESAI 1 receiver section. Figure 9-8 RCR\_1 Register Hardware and software reset clear all the bits in the RCR 1 register. #### **ESAI 1 Common Control Register (SAICR 1)** 9.3.6 The read/write Common Control Register (SAICR 1) contains control bits for functions that use both the receive and transmit sections of the ESAI 1. Figure 9-9 SAICR\_1 Register Hardware and software reset clear all the bits in the SAICR 1 register. #### ESAI\_1 Status Register (SAISR\_1) 9.3.7 The Status Register (SAISR 1) is a read-only status register used by the DSP to read the status and serial input flags of the ESAI 1. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 9-10 Freescale Semiconductor Figure 9-10 SAISR\_1 Register ## 9.3.8 ESAI\_1 Receive Shift Registers The receive shift registers receive the incoming data from the serial receive data pins. Data is shifted in by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. Data is assumed to be received MSB first if RSHFD=0 and LSB first if RSHFD=1. Data is transferred to the ESAI\_1 receive data registers after 8, 12, 16, 20, 24, or 32 serial clock cycles were counted, depending on the slot length control bits in the RCR\_1 register. ## 9.3.9 ESAI\_1 Receive Data Registers The Receive Data Registers RX3\_1, RX2\_1, RX1\_1, and RX0\_1 are 24-bit read-only registers that accept data from the receive shift registers when they become full. The data occupies the most significant portion of the receive data registers, according to the ALC control bit setting. The unused bits (least significant portion, and 8 most significant bits when ALC=1) read as zeros. The DSP is interrupted whenever RXx\_1 becomes full if the associated interrupt is enabled. # 9.3.10 ESAI\_1 Transmit Shift Registers The Transmit Shift Registers contain the data being transmitted. Data is shifted out to the serial transmit data pins by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. The number of bits shifted out before the shift registers are considered empty and may be written to again can be 8, 12, 16, 20, 24 or 32 bits (determined by the slot length control bits in the TCR\_1 register). Data is shifted out of these registers MSB first if TSHFD=0 and LSB first if TSHFD=1. # 9.3.11 ESAI\_1 Transmit Data Registers The Transmit Data registers TX5\_1, TX4\_1, TX3\_1, TX2\_1, TX1\_1, and TX0\_1 are 24-bit write-only registers. Data to be transmitted is written into these registers and is automatically transferred to the transmit shift registers. The data written (8, 12, 16, 20 or 24 bits) should occupy the most significant portion of the TXx\_1 according to the ALC control bit setting. The unused bits (least significant portion, and the 8 most significant bits when ALC=1) of the TXx\_1 are don't care bits. The DSP is interrupted whenever the TXx\_1 becomes empty if the transmit data register empty interrupt has been enabled. ### **ESAI\_1 Programming Model** ## 9.3.12 ESAI\_1 Time Slot Register (TSR\_1) The write-only Time Slot Register (TSR\_1) is effectively a null data register that is used when the data is not to be transmitted in the available transmit time slot. The transmit data pins of all the enabled transmitters are in the high-impedance state for the respective time slot where TSR\_1 has been written. The Transmitter External Buffer Enable pin (FSR\_1 pin when SYN=1, TEBE=1, RFSD=1) disables the external buffers during the slot when the TSR\_1 register has been written. # 9.3.13 Transmit Slot Mask Registers (TSMA\_1, TSMB\_1) The Transmit Slot Mask Registers (TSMA\_1 and TSMB\_1) are two read/write registers used by the transmitters in network mode to determine for each slot whether to transmit a data word and generate a transmitter empty condition (TDE=1), or to tri-state the transmitter data pins. TSMA\_1 and TSMB\_1 should each be considered as containing half a 32-bit register TSM\_1. See Figure 9-11 and Figure 9-12. Bit number N in TSM\_1 (TS\*\*) is the enable/disable control bit for transmission in slot number N. Figure 9-12 TSMB\_1 Register # 9.3.14 Receive Slot Mask Registers (RSMA\_1, RSMB\_1) The Receive Slot Mask Registers (RSMA\_1 and RSMB\_1) are two read/write registers used by the receiver in network mode to determine for each slot whether to receive a data word and generate a receiver full condition (RDF=1), or to ignore the received data. RSMA\_1 and RSMB\_1 should be considered as each containing half of a 32-bit register RSM\_1. See Figure 9-13 and Figure 9-14. Bit number N in RSM\_1 (RS\*\*) is an enable/disable control bit for receiving data in slot number N. 9-12 Freescale Semiconductor Figure 9-14 RSMB 1 Register #### **Operating Modes** 9.4 #### 9.4.1 **ESAI 1 After Reset** Hardware or software reset clears the EMUXR register, the port E control register bits and the port E direction control register bits, which configure all 6 ESAI 1 dedicated I/O pins as disconnected, and all 4 shared pins as belonging to the ESAI. The ESAI 1 is in the individual reset state while all ESAI 1 signals are programmed as general-purpose I/O or disconnected, and is active only if at least one of the ESAI 1 I/O pins is programmed as belonging to the ESAI 1. #### **GPIO - Pins and Registers** 9.5 The GPIO functionality of the ESAI 1 port is controlled by three registers: Port E Control register (PCRE), Port E Direction register (PRRE) and Port E Data register (PDRE). #### 9.5.1 Port E Control Register (PCRE) The read/write 24-bit Port E Control Register (PCRE) in conjunction with the Port E Direction Register (PRRE) controls the functionality of the ESAI 1 GPIO pins. Each of the PE(11:0) bits controls the functionality of the corresponding port pin. See Table 9-4 for the port pin configurations, Hardware and software reset clear all PCRE bits. Freescale Semiconductor 9-13 ## 9.5.2 Port E Direction Register (PRRE) The read/write 24-bit Port E Direction Register (PRRE) in conjunction with the Port E Control Register (PCRE) controls the functionality of the ESAI\_1 GPIO pins. Table 9-4 describes the port pin configurations. Hardware and software reset clear all PRRE bits. PDE[i] PE[i] Port Pin[i] Function 0 0 disconnected 0 1 GPIO input 1 0 GPIO output 1 1 ESAI\_1 Table 9-4 PCRE and PRRE Bits Functionality | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|------|-----|-----|-----|-----|----|-----|-----|----|-----|-----| | Y:\$FFFF9F | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | | PE4 | PE3 | | PE1 | PE0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Reserved bit - read as zero; should be written with zero for future compatibility. Figure 9-15 PCRE Register | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|------|------|------|------|----|------|------|----|------|------| | Y:\$FFFF9E | PDE11 | PDE10 | PDE9 | PDE8 | PDE7 | PDE6 | | PDE4 | PDE3 | | PDE1 | PDE0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Reserved bit - read as zero; should be written with zero for future compatibility. Figure 9-16 PRRE Register # 9.5.3 Port E Data register (PDRE) The read/write 24-bit Port E Data Register (see Figure 9-17) is used to read or write data to/from ESAI\_1 GPIO pins. Bits PD(11:0) are used to read or write data from/to the corresponding port pins if they are configured as GPIO. If a port pin [i] is configured as a GPIO input, then the corresponding PD[i] bit will reflect the value present on this pin. If a port pin [i] is configured as a GPIO output, then the value written into the corresponding PD[i] bit will be reflected on this pin. If a port pin [i] is configured as disconnected, the corresponding PD[i] bit is not reset and contains undefined data. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 9-14 Freescale Semiconductor | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|------|-----|-----|-----|-----|----|-----|-----|----|-----|-----| | Y:\$FFFF9D | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | | PD4 | PD3 | | PD1 | PD0 | | | | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | | | | | | | | | | | | | | | Reserved bit - read as zero; should be written with zero for future compatibility. Figure 9-17 PDRE Register Freescale Semiconductor 9-15 ## **NOTES** # 10 Digital Audio Transmitter ### 10.1 Introduction The Digital Audio Transmitter (DAX) is a serial audio interface module that outputs digital audio data in the AES/EBU, CP-340 and IEC958 formats. Some of the key features of the DAX are listed below. - Operates on a frame basis—The DAX can handle one frame (consisting of two subframes) of audio and non-audio data at a time. - **Double-buffered audio and non-audio data**—The DAX data path is double-buffered so the next frame data can be stored in the DAX without affecting the frame currently being transmitted. - **Direct Memory Access**—Audio data and non-audio data can be written to the DAX using DMA. - **Programmable clock source**—Users can select the DAX clock source, and this selection configures the DAX to operate in slave or master mode. - Supports both master mode and slave mode in a digital audio network—If the user selects a divided DSP core clock, the DAX will operate in the master mode. If the user selects an external clock source, the DAX will operate in the slave mode. - **GPIO**—Each of the two DAX pins can be configured as either GPIO or as specific DAX pin. Each pin is independent of the other. However, at least one of the two pins must be selected as a DAX pin to release the DAX from reset. The accessible DAX registers are all mapped in the X I/O memory space. This allows programmers to access the DAX using standard instructions and addressing modes. Interrupts generated by the DAX can be handled with a fast interrupt for cases in which the non-audio data does not change from frame to frame. When the DAX interrupts are disabled, they can still be served by DMA or by a "polling" technique. A block diagram of the DAX is shown in Figure 10-1. #### NOTE The shaded registers in Figure 10-1 are directly accessible by DSP instructions. Freescale Semiconductor 10-1 #### **DAX Signals** Figure 10-1 Digital Audio Transmitter (DAX) Block Diagram # 10.2 DAX Signals The DAX has two signal lines: - **DAX Digital Audio Output** (**ADO/PD1**)—The ADO pin sends audio and non-audio data in the AES/EBU, CP340, and IEC958 formats in a biphase mark format. The ADO pin may also be used as a GPIO pin PD1 if the DAX is not operational. - **DAX Clock Input (ACI/PD0)**—When the DAX clock is configured to be supplied externally, the external clock is applied to the ACI pin. The frequency of the external clock must be 256 times, 384 times, or 512 times the audio sampling frequency (256 × Fs, 384 × Fs, or 512 × Fs). The ACI pin may also be used as a GPIO pin PD0 when the DAX is disabled or when operating from the internal DSP clock. ### 10.3 DAX Functional Overview The DAX consists of the following: - Audio data register (XADR) - Two audio data buffers (XADBUFA and XADBUFB) - Non-audio data register (XNADR) - Non-audio data buffer (XNADBUF) - Audio and non-audio data shift register (XADSR) - Control register (XCTR) - Status register (XSTR) - Parity generator (PRTYG) - Preamble generator - Biphase encoder - Clock multiplexer - Control state machine XADR, XADBUFA, XADBUFB and XADSR creates a FIFO-like data path. Channel A is written to XADR and moves to XADBUFA. Then channel B is written to XADR, and when XADBUFB empties XADR moves into it. XADBUFA moves to the shift register XADSR when XADSR has shifted out its last bit. After channel A audio and non-audio data has been shifted out, XADBUFB moves into XADSR, and channel B audio and non audio shift begins. The frame non-audio data (stored in XNADR) is transferred to the XADSR (for channel A) and to the XNADBUF registers (for channel B) at the beginning of a frame transmission. This is called an "upload." The DAX audio data register empty (XADE) flag is set when XADR and XADBUFA are empty, and, if the audio data register empty interrupt is enabled (XDIE=1), an interrupt request is sent to the DSP core. The interrupt handling routine then sends the non-audio data bits to XNADR and the next frame of audio data to XADR (two subframes). At the beginning of a frame transmission, one of the 8-bit channel A preambles (Z-preamble for the first subframe in a block, or X-preamble otherwise) is generated in the preamble generator, and then shifted out to the ADO pin in the first eight time slots. The preamble is generated in biphase mark format. The twenty-four audio and three non-audio data bits in the XADSR are shifted out to the biphase encoder, which shifts them out through the ADO pin in the biphase mark format in the next 54 time slots. The parity generator calculates an even parity over the 27 bits of audio and non-audio data, and then outputs the result through the biphase encoder to the ADO pin at the last two time slots. This is the end of the first (channel A) subframe transmission. The second subframe transmission (channel B) starts with the preamble generator generating the channel B preamble (Y-preamble). At the same time, channel B audio and non-audio data is transferred to the XADSR shift-register from the XADBUFB and XNADBUF registers. The generated Y-preamble is output immediately after the channel A parity and is followed by the audio and non-audio data in the XADSR, which is in turn followed by the calculated parity for channel B. This completes a frame transmission. When the channel B parity is sent, the audio data for the next frame, stored in XADBUFA and the non-audio data bits from the XNADR, are uploaded to XADSR. #### 10.4 **DAX Programming Model** The programmer-accessible DAX registers are shown in Figure 10-2. The registers are described in the following subsections. The Interrupt Vector table for the DAX is shown in Table 10-1. The internal interrupt priority is shown in Table 10-2. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **DAX Internal Architecture** **Table 10-1 DAX Interrupt Vectors** | Condition | Address | Description | |-------------|----------|-------------------------------| | XAUR | VBA:\$28 | DAX transmit underrun error | | XADE & XBLK | VBA:\$2A | DAX block transferred | | XADE | VBA:\$2E | DAX audio data register empty | **Table 10-2 DAX Interrupt Priority** | Priority | Interrupt | | | | | | |----------|-------------------------------|--|--|--|--|--| | highest | DAX transmit underrun error | | | | | | | | DAX block transferred | | | | | | | lowest | DAX audio data register empty | | | | | | # 10.5 DAX Internal Architecture Hardware components shown in Figure 10-1 are described in the following sections. The DAX programming model is illustrated in Figure 10-2. Figure 10-2 DAX Programming Model \_ DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ## 10.5.1 DAX Audio Data Register (XADR) XADR is a 24-bit write-only register. One frame of audio data, which is to be transmitted in the next frame slot, is transferred to this register. Successive write accesses to this register will store channel A and channel B alternately in XADBUFA and in XADBUFB respectively. When XADR and XADBUFA are empty, XADE bit in the XSTR is set, and, if the audio data register empty interrupt is enabled (XDIE=1), an interrupt request is sent to the DSP core. When channel B is transferred to XADR, the XADE bit in the XSTR is cleared. XADR can also be accessed by DMA. When XADR and XADBUFA are empty, the DAX sends a DMA request to the core. The DMA first transfers non-audio data bits to XNADR (optional), then transfers channel A and channel B to XADR. The XADR can be accessed with two different successive addresses. This feature supports sending non-audio data bits, channel A and channel B to the DAX in three successive DMA transfers. ## 10.5.2 DAX Audio Data Buffers (XADBUFA / XADBUFB) XADBUFA and XADBUFB are 24-bit registers that buffer XADR from XADSR, creating a FIFO-like data path. These registers hold the next two subframes of audio data to be transmitted. Channel A audio data is transferred from XADR to XADBUFA if XADBUFA is empty. Channel B audio data is transferred from XADR to XADBUFB if XADBUFB is empty. Audio data is transferred from XADBUFA and XADBUFB alternately to XADSR provided that XADSR shifted out all the audio and non-audio bits of the currently transmitted channel. This buffering mechanism provides more cycles for writing the next audio data to XADR. These registers are not directly accessible by DSP instructions. # 10.5.3 DAX Audio Data Shift Register (XADSR) The XADSR is a 27-bit shift register that shifts the 24-bit audio data and the 3-bit non-audio data for one subframe. The contents of XADBUFA or XADBUFB are directly transferred to the XADSR at the beginning of the subframe transmission. The channel A subframe is transferred to XADSR at the same time that the three bits of non-audio data (V-bit, U-bit and C-bit) for channel A in the DAX non-audio data register (XNADR) are transferred to the three highest-order bits of the XADSR. At the beginning of the channel B transmission, audio and non-audio data for channel B are transferred from the XADBUFB and the XNADBUF to the XADSR for shifting. The data in the XADSR is shifted toward the lowest-order bit at the fifth to thirty-first bit slot of each subframe transmission. This register is not directly accessible by DSP instructions # 10.5.4 DAX Non-Audio Data Register (XNADR) The XNADR is a 24-bit write-only register. It holds the three bits of non-audio data for each subframe. XNADR can be accessed by core instructions or by DMA. The contents of the XNADR are shown in Figure 10-2. XNADR is not affected by any of the DAX reset states. The XNADR bits are described in the following paragraphs. # 10.5.4.1 DAX Channel A Validity (XVA)—Bit 10 The value of the XVA bit is transmitted as the twenty-ninth bit (Bit 28) of channel A subframe in the next frame. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 10-5 ### **DAX Internal Architecture** ## 10.5.4.2 DAX Channel A User Data (XUA)—Bit 11 The value of the XUA bit is transmitted as the thirtieth bit (Bit 29) of the channel A subframe in the next frame. ### 10.5.4.3 DAX Channel A Channel Status (XCA)—Bit 12 The value of the XCA bit is transmitted as the thirty-first bit (Bit 30) of the channel A subframe in the next frame. ### 10.5.4.4 DAX Channel B Validity (XVB)—Bit 13 The value of the XVB bit is transmitted as the twenty-ninth bit (Bit 28) of the channel B subframe in the next frame ## 10.5.4.5 DAX Channel B User Data (XUB)—Bit 14 The value of the XUB bit is transmitted as the thirtieth bit (Bit 29) of the channel B subframe in the next frame. ### 10.5.4.6 DAX Channel B Channel Status (XCB)—Bit 15 The value of the XCB bit is transmitted as the thirty-first bit (Bit 30) of the channel B subframe in the next frame. ## 10.5.4.7 XNADR Reserved Bits—Bits 0-9, 16-23 These XNADR bits are reserved. They read as 0, and should be written with 0 to ensure compatibility with future device versions. # 10.5.5 DAX Non-Audio Data Buffer (XNADBUF) The XNADBUF is a 3-bit register that temporarily holds channel B non-audio data (XVB, XUB and XCB) for the current transmission while the channel A data is being transmitted. This mechanism provides programmers more instruction cycles to store the next frame's non-audio data to the XCB, XUB, XVB, XCA, XUA and XVA bits in the XNADR. The data in the XNADBUF register is transferred to the XADSR along with the contents of the XADBUF register at the beginning of channel B transmission. ### NOTE The XNADBUF register is not directly accessible by DSP instructions. # 10.5.6 DAX Control Register (XCTR) The XCTR is a 24-bit read/write register that controls the DAX operation. The contents of the XCTR are shown in Figure 10-2. XCTR is cleared by software reset and hardware reset. The XCTR bits are described in the following paragraphs. 10-6 Freescale Semiconductor #### 10.5.6.1 Audio Data Register Empty Interrupt Enable (XDIE)—Bit 0 When the XDIE bit is set, the audio data register empty interrupt is enabled and sends an interrupt request signal to the DSP if the XADE status bit is set. When XDIE bit is cleared, this interrupt is disabled. #### 10.5.6.2 Underrun Error Interrupt Enable (XUIE)—Bit 1 When the XUIE bit is set, the underrun error interrupt is enabled and sends an interrupt request signal to the DSP if the XAUR status bit is set. When XUIE bit is cleared, this interrupt is disabled. #### 10.5.6.3 Block Transferred Interrupt Enable (XBIE)—Bit 2 When the XBIE bit is set, the block transferred interrupt is enabled and sends an interrupt request signal to the DSP if the XBLK and XADE status bits are set. When XBIE bit is cleared, this interrupt is disabled. #### 10.5.6.4 DAX Clock Input Select (XCS[1:0])—Bits 3–4 The XCS[1:0] bits select the source of the DAX clock and/or its frequency. Table 10-3 shows the configurations selected by these bits. These bits should be changed only when the DAX is disabled. | XCS1 | XCS0 | DAX Clock Source | |------|------|--------------------------------| | 0 | 0 | DSP Core Clock (f = 1024 X fs) | | 0 | 1 | ACI Pin, f = 256 X fs | | 1 | 0 | ACI Pin, f = 384 X fs | | 1 | 1 | ACI Pin, f = 512 X fs | Table 10-3 Clock Source Selection #### 10.5.6.5 DAX Start Block (XSB)—Bit 5 The XSB bit forces the DAX to start a new block. When this bit is set, the next frame will start with "Z" preamble and will start a new block even though the current block was not finished. This bit is cleared when the new block starts. #### 10.5.6.6 XCTR Reserved Bits—Bits 6-23 These XCTR bits are reserved. They read as 0 and should be written with 0 for future compatibility. #### 10.5.7 DAX Status Register (XSTR) The XSTR is a 24-bit read-only register that contains the DAX status flags. The contents of the XSTR are shown in Figure 10-2. XSTR is cleared by software reset, hardware reset an by the stop state. The XSTR bits are described in the following paragraphs. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 10-7 ### **DAX Internal Architecture** #### 10.5.7.1 DAX Audio Data Register Empty (XADE)—Bit 0 The XADE status flag indicates that the DAX audio data register XADR and the audio data buffer XADBUFA are empty (and ready to receive the next frame's audio data). This bit is set at the beginning of every frame transmission (more precisely, when channel A audio data is transferred from XADBUFA to XADSR). When XADE is set and the interrupt is enabled (XDIE = 1), an audio data register empty interrupt request is sent to the DSP core. XADE is cleared by writing two channels of audio data to XADR. #### 10.5.7.2 DAX Transmit Underrun Error Flag (XAUR)—Bit 1 The XAUR status flag is set when the DAX audio data buffers XADBUFA or XADBUFB are empty and the respective audio data upload occurs. When a DAX underrun error occurs, the previous frame data will be retransmitted in both channels. When XAUR is set and the interrupt is enabled (XUIE = 1), an underrun error interrupt request is sent to the DSP core. This allows programmers to write an exception handling routine for this special case. The XAUR bit is cleared by reading the XSTR register with XAUR set, followed by writing two channels of audio data to XADR. #### 10.5.7.3 DAX Block Transfer Flag (XBLK)—Bit 2 The XBLK flag indicates that the frame being transmitted is the last frame in a block. This bit is set at the beginning of the transmission of the last frame (the 191st frame). This bit does not cause any interrupt. However, if XBIE=1 it causes a change in the interrupt vector sent to DSP core in the event of an audio data register empty interrupt, so that a different interrupt routine can be called (providing the next non-audio data structures for the next block as well as storing audio data for the next frame). Writing two channels of audio data to XADR clears this bit. The relative timing of transmit frames and XADE and XBLK flags is shown in Figure 10-3. Figure 10-3 DAX Relative Timing #### 10.5.7.4 XSTR Reserved Bits—Bits 3–23 These XSTR bits are reserved. They read as 0, and should be written with 0 to ensure compatibility with future device versions. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 10-8 Freescale Semiconductor 10-9 ## 10.5.8 DAX Parity Generator (PRTYG) The PRTYG generates the parity bit for the subframe being transmitted. The generated parity bit ensures that subframe bits four to thirty-one will carry an even number of ones and zeroes. ## 10.5.9 DAX Biphase Encoder The DAX biphase encoder encodes each audio and non-audio bit into its biphase mark format and shifts this encoded data out to the ADO output pin synchronously to the biphase clock. ### 10.5.10 DAX Preamble Generator The DAX preamble generator automatically generates one of three preambles in the 8-bit preamble shift register at the beginning of each subframe transmission, and shifts it out. The generated preambles always start with "0". Bit patterns of preambles generated in the preamble generator are shown in Table 10-4. The preamble bits are already in the biphase mark format. | Preamble | Bit Pattern | Channel | |----------|-------------|--------------------| | Х | 00011101 | А | | Υ | 00011011 | В | | Z | 00010111 | A (first in block) | Table 10-4 Preamble Bit Patterns There is no programmable control for the preamble selection. The first subframe to be transmitted (immediately after the DAX is enabled) is the beginning of a block, and therefore it has a "Z" preamble. This is followed by the second subframe, which has an "Y" preamble. After that, "X" and "Y" preambles are transmitted alternately until the end of the block transfer (192 frames transmitted). See Figure 10-4 for an illustration of the preamble sequence. Figure 10-4 Preamble sequence # 10.5.11 DAX Clock Multiplexer The DAX clock multiplexer selects one of the clock sources and generates the biphase clock ( $128 \times Fs$ ) and shift clock ( $64 \times Fs$ ). The clock source can be selected from the following options (see also Section 10.5.6.4, "DAX Clock Input Select (XCS[1:0])—Bits 3–4"). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor ### **DAX Programming Considerations** - The internal DSP core clock—assumes 1024 × Fs - DAX clock input pin (ACI)—512 × Fs - DAX clock input pin (ACI)—384 × Fs - DAX clock input pin (ACI)—256 × Fs Figure 10-5 shows how each clock is divided to generate the biphase and bit shift clocks Figure 10-5 Clock Multiplexer Diagram ### NOTE For proper operation of the DAX, the DSP core clock frequency must be at least five times higher than the DAX bit shift clock frequency $(64 \times Fs)$ . ### 10.5.12 DAX State Machine The DAX state machine generates a set of sequencing signals used in the DAX. # 10.6 DAX Programming Considerations The following sections describe programming considerations for the DAX. # 10.6.1 Initiating A Transmit Session To initiate the DAX operation, follow this procedure: - 1. Ensure that the DAX is disabled (PC1 and PC0 bits of port control register PCR are cleared) - 2. Write the non-audio data to the corresponding bits in the XNADR register - 3. Write the channel A and channel B audio data in the XADR register - 4. Write the transmit mode to the XCTR register - 5. Enable DAX by setting PC1 bit (and by setting PC0 bit if in slave mode) in the port control register (PCR); transmission begins. # 10.6.2 Audio Data Register Empty Interrupt Handling When the XDIE bit is set and the DAX is active, an audio data register empty interrupt (XADE = 1) is generated once at the beginning of every frame transmission. Typically, within an XADE interrupt, the DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 10-10 Freescale Semiconductor non-audio data bits of the next frame are stored in XNADR and one frame of audio data to be transmitted in the next frame is stored in the FIFO by two consecutive MOVEP instructions to XADR. If the non-audio bits are not changed from frame to frame, this procedure can be handled within a fast interrupt routine. Storing the next frame's audio data in the FIFO clears the XADE bit in the XSTR. #### **Block Transferred Interrupt Handling** 10.6.3 An interrupt with the XBLK vector indicates the end of a block transmission and may require some computation to provide the next non-audio data structures that are to be transmitted within the next block. Within the routine, the next audio data can be stored in the FIFO by two consecutive MOVEP instructions to XADR, and the next non-audio data can be stored in the XNADR. The XBLK interrupt occurs only if the XBIE bit in XCTR is set. If XBIE is cleared, a XADE interrupt vector will take place. #### **DAX** operation with **DMA** 10.6.4 During DMA transfers, the XDIE bit of the XCTR must be cleared to avoid XADE interrupt services by the DSP core. The initialization appearing in Section 10.6.1, "Initiating A Transmit Session" is relevant for DMA operation. DMA transfers can be performed with or without changing non-audio bits from frame to frame. Table 10-5 describes two examples of DMA configuration. | Register | Non-audio data bits change | Non-audio data bits do not change | |----------|--------------------------------------------|--------------------------------------------| | DCR2 | DE=1; Enable DMA channel. | DE=1; Enable DMA channel. | | | DIE=1; Enable DMA interrupt. | DIE=1; Enable DMA interrupt. | | | DTM[2:0]=010; Line transfer mode. | DTM[2:0]=010; Line transfer mode. | | | D3D=0; Not 3D. | D3D=0; Not 3D. | | | DAM[5:3]=000; 2D mode. | DAM[5:3]=000; 2D mode. | | | DAM[2:0]=101; post increment by 1. | DAM[2:0]=101; post increment by 1. | | | DDS[1:0]=00; X memory space. | DDS[1:0]=00; X memory space. | | | DRS[4:0]=01010; DAX is DMA request source. | DRS[4:0]=01010; DAX is DMA request source. | | | Other bits are application dependent. | Other bits are application dependent. | | DCO2 | DCOH=number of frames in block - 1 | DCOH=number of frames in block - 1 | | | DCOL=\$002; 3 destination registers | DCOL=\$001; 2 destination registers | | DSR2 | first memory address of the block | first memory address of the block | | DDR2 | XNADR address (base address + \$1) | XADR address (base address + \$2) | | DOR0 | \$FFFFE; offset=-2 | \$FFFFF; offset=-1 | Table 10-5 Examples of DMA configuration The memory organization employed for DMA transfers depends on whether or not non-audio data changes from frame to frame as shown in Figure 10-6. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 10-11 ### GPIO (PORT D) - Pins and Registers | Channel B | \$00000B | Channel B | \$00000B | |----------------------------------------|----------|------------------------------------------------------|----------| | Channel A | \$00000A | Channel A | \$00000A | | Non-Audio Data | \$00009 | Channel B | \$000009 | | Channel B | \$000008 | Channel A | \$000008 | | Channel A | \$000007 | Channel B | \$000007 | | Non-Audio Data | \$000006 | Channel A | \$000006 | | Channel B | \$000005 | Channel B | \$000005 | | Channel A | \$000004 | Channel A | \$000004 | | Non-Audio Data | \$000003 | Channel B | \$000003 | | Channel B | \$000002 | Channel A | \$000002 | | Channel A | \$000001 | Channel B | \$000001 | | Non-Audio Data | \$000000 | Channel A | \$000000 | | Non-audio data bits cha frame to frame | nge from | Non-audio data bits do r<br>change from frame to fra | | Figure 10-6 Examples of data organization in memory #### 10.6.5 **DAX Operation During Stop** The DAX operation cannot continue when the DSP is in the stop state since no DSP clocks are active. While the DSP is in the stop state, the DAX will remain in the individual reset state and the status flags are initialized as described for resets. No DAX control bits are affected. The DAX should be disabled before the DSP enters the stop state. #### **GPIO (PORT D) - Pins and Registers** 10.7 The Port D GPIO functionality of the DAX is controlled by three registers: Port D Control Register (PCRD), Port D Direction Register (PRRD) and Port D Data Register (PDRD). #### 10.7.1 **Port D Control Register (PCRD)** The read/write 24-bit DAX Port D Control Register controls the functionality of the DAX GPIO pins. Each of the PC[1:0] bits controls the functionality of the corresponding port pin. When a PC[i] bit is set, the corresponding port pin is configured as a DAX pin. When a PC[i] bit is cleared, the corresponding port pin is configured as GPIO pin. If both PC1 and PC0 are cleared, the DAX is disabled. Hardware and software reset clear all PCRD bits. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 10-12 Freescale Semiconductor PCRD -Port D Control Register - X:\$FFFFD7 read as zero, should be written with zero for future compatibility ## 10.7.2 Port D Direction Register (PRRD) The read/write 24-bit Port D Direction Register controls the direction of the DAX GPIO pins. When port pin[i] is configured as GPIO, PDC[i] controls the port pin direction. When PDC[i] is set, the GPIO port pin[i] is configured as output. When PDC[i] is cleared the GPIO port pin[i] is configured as input. Hardware and software reset clear all PRRD bits. Table 10-6 describes the port pin configurations. PRRD - Port D Direction Register - X:\$FFFFD6 Figure 10-7 Port D Direction Register (PRRD) Table 10-6 DAX Port GPIO Control Register Functionality | PDC1 | PC1 | ADO/PD1 pin | PDC0 | PC0 | ACI/PD0 pin | DAX state | |------|-----|--------------|------|-----|--------------|----------------| | 0 | 0 | Disconnected | 0 | 0 | Disconnected | Personal Reset | | 0 | 0 | Disconnected | 0 | 1 | PD0 Input | Personal Reset | | 0 | 0 | Disconnected | 1 | 0 | PD0 Output | Personal Reset | | 0 | 0 | Disconnected | 1 | 1 | ACI | Enabled | | 0 | 1 | PD1 Input | 0 | 0 | Disconnected | Personal Reset | | 0 | 1 | PD1 Input | 0 | 1 | PD0 Input | Personal Reset | | 0 | 1 | PD1 Input | 1 | 0 | PD0 Output | Personal Reset | | 0 | 1 | PD1 Input | 1 | 1 | ACI | Enabled | | 1 | 0 | PD1 Output | 0 | 0 | Disconnected | Personal Reset | | 1 | 0 | PD1 Output | 0 | 1 | PD0 Input | Personal Reset | | 1 | 0 | PD1 Output | 1 | 0 | PD0 Output | Personal Reset | | 1 | 0 | PD1 Output | 1 | 1 | ACI | Enabled | | 1 | 1 | ADO | 0 | 0 | Disconnected | Enabled | | 1 | 1 | ADO | 0 | 1 | PD0 Input | Enabled | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 10-13 ### GPIO (PORT D) - Pins and Registers Table 10-6 DAX Port GPIO Control Register Functionality | PDC1 | PC1 | ADO/PD1 pin | PDC0 | PC0 | ACI/PD0 pin | DAX state | |------|-----|-------------|------|-----|-------------|-----------| | 1 | 1 | ADO | 1 | 0 | PD0 Output | Enabled | | 1 | 1 | ADO | 1 | 1 | ACI | Enabled | # 10.7.3 Port D Data Register (PDRD) The read/write 24-bit Port D Data Register is used to read or write data to/from the DAX GPIO pins. Bits PD[1:0] are used to read or write data from/to the corresponding port pins if they are configured as GPIO. If a port pin [i] is configured as a GPIO input, then the corresponding PD[i] bit will reflect the value present on this pin. If a port pin [i] is configured as a GPIO output, then the value written into the corresponding PD[i] bit will be reflected on the this pin. Hardware and software reset clear all PDRD bits. Figure 10-8 Port D Data Register (PDRD) read as zero, should be written with zero for future compatibility 10-14 Freescale Semiconductor # 11 Timer/ Event Counter ### 11.1 Introduction This section describes the internal timer/event counter in the DSP56366. Each of the three timers (timer 0, 1 and 2) can use internal clocking to interrupt the DSP56366 or trigger DMA transfers after a specified number of events (clocks). In addition, timer 0 provides external access via the bidirectional signal TIO0. When the TIO0 pin is configured as an input, timer 0 can count or capture events, or measure the width or period of an external signal. When TIO0 is configured as an output, timer 0 can function as a timer, a watchdog timer, or a pulse width modulator. TIO0 can also function as a GPIO signal. ### 11.2 Timer/Event Counter Architecture The timer module is composed of a common 21-bit prescaler and three independent general purpose 24-bit timer/event counters, each having its own register set. # 11.2.1 Timer/Event Counter Block Diagram Figure 11-1 shows a block diagram of the timer/event counter. This module includes a 24-bit timer prescaler load register (TPLR), a 24-bit timer prescaler count register (TPCR), a 21-bit prescaler clock counter, and three timers. Each of the three timers may use the prescaler clock as its clock source. Freescale Semiconductor 11-1 ### **Timer/Event Counter Architecture** Figure 11-1 Timer/Event Counter Block Diagram # 11.2.2 Individual Timer Block Diagram Figure 11-2 shows the structure of an individual timer module. The three timers are identical in structure, but only timer 0 is externally accessible. Each timer includes a 24-bit counter, a 24-bit read/write timer control and status register (TCSR), a 24-bit read-only timer count register (TCR), a 24-bit write-only timer load register (TLR), a 24-bit read/write timer compare register (TCPR), and logic for clock selection and interrupt/DMA trigger generation. The timer mode is controlled by the TC[3:0] bits of the timer control/status register (TCSR). Timer modes are described in Section 11.4, "Timer Modes of Operation". Figure 11-2 Timer Block Diagram # 11.3 Timer/Event Counter Programming Model The DSP56366 views each timer as a memory-mapped peripheral with four registers occupying four 24-bit words in the X data memory space. Either standard polled or interrupt programming techniques can be used to service the timers. The timer programming model is shown in Figure 11-3. ### **Timer/Event Counter Programming Model** Figure 11-3 Timer Module Programmer's Model 11-4 Freescale Semiconductor ### 11.3.1 Prescaler Counter The prescaler counter is a 21-bit counter that is decremented on the rising edge of the prescaler input clock. The counter is enabled when at least one of the three timers is enabled (i.e., one or more of the timer enable (TE) bits are set) and is using the prescaler output as its source (i.e., one or more of the PCE bits are set). ## 11.3.2 Timer Prescaler Load Register (TPLR) The TPLR is a 24-bit read/write register that controls the prescaler divide factor (i.e., the number that the prescaler counter will load and begin counting from) and the source for the prescaler input clock. See Figure 11-4. | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |------|-----|-----------------|----------------------|-----------------------------|------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PS1 | PS0 | PL20 | PL19 | PL18 | PL17 | PL16 | PL15 | PL14 | PL13 | PL12 | | | | | | | | | | | | | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PL10 | PL9 | PL8 | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | | | PS1 | PS1 PS0<br>10 9 | PS1 PS0 PL20 10 9 8 | PS1 PS0 PL20 PL19 10 9 8 7 | PS1 PS0 PL20 PL19 PL18 10 9 8 7 6 | PS1 PS0 PL20 PL19 PL18 PL17 10 9 8 7 6 5 | PS1 PS0 PL20 PL19 PL18 PL17 PL16 10 9 8 7 6 5 4 | PS1 PS0 PL20 PL19 PL18 PL17 PL16 PL15 10 9 8 7 6 5 4 3 | PS1 PS0 PL20 PL19 PL18 PL17 PL16 PL15 PL14 10 9 8 7 6 5 4 3 2 | PS1 PS0 PL20 PL19 PL18 PL17 PL16 PL15 PL14 PL13 10 9 8 7 6 5 4 3 2 1 | reserved, read as 0, should be written with 0 for future compatibility Figure 11-4 Timer Prescaler Load Register (TPLR) ### 11.3.2.1 TPLR Prescaler Preload Value PL[20:0] Bits 20–0 These 21 bits contain the prescaler preload value. This value is loaded into the prescaler counter when the counter value reaches zero or the counter switches state from disabled to enabled. If PL[20:0] = N, then the prescaler counts N + 1 source clock cycles before generating a prescaler clock pulse. Therefore, the prescaler divide factor = (preload value) + 1. The PL[20:0] bits are cleared by the hardware RESET signal or the software RESET instruction. # 11.3.2.2 TPLR Prescaler Source PS[1:0] Bits 22-21 The two prescaler source (PS) bits control the source of the prescaler clock. **Table 9-1** summarizes PS bit functionality. The prescaler's use of the TIO0 signal is not affected by the TCSR settings of timer 0. If the prescaler source clock is external, the prescaler counter is incremented by signal transitions on the TIO0 signal. The external clock is internally synchronized to the internal clock. The external clock frequency must be lower than the DSP56366 internal operating frequency divided by 4 (CLK/4). The PS[1:0] bits are cleared by the hardware RESET signal or the software RESET instruction. ### NOTE To ensure proper operation, change the PS[1:0] bits only when the prescaler counter is disabled. Disable the prescaler counter by clearing the TE bit in the TCSR of each of three timers. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor #### **Timer/Event Counter Programming Model** Table 11-1 Prescaler Source Selection | PS1 | PS0 | PRESCALER CLOCK SOURCE | |-----|-----|------------------------| | 0 | 0 | Internal CLK/2 | | 0 | 1 | TIO0 | | 1 | 0 | Reserved | | 1 | 1 | Reserved | ### 11.3.2.3 TPLR Reserved Bit 23 This reserved bit is read as zero and should be written with zero for future compatibility. ## 11.3.3 Timer Prescaler Count Register (TPCR) The TPCR is a 24-bit read-only register that reflects the current value in the prescaler counter. See Figure 11-5. — reserved, read as 0, should be written with 0 for future compatibility Figure 11-5 Time Prescaler Count Register (TPCR) # 11.3.3.1 TPCR Prescaler Counter Value PC[20:0] Bits 20-0 These 21 bits contain the current value of the prescaler counter. ### 11.3.3.2 TPCR Reserved Bits 23-21 These reserved bits are read as zero and should be written with zero for future compatibility. # 11.3.4 Timer Control/Status Register (TCSR) The TCSR is a 24-bit read/write register controlling the timer and reflecting its status. # 11.3.4.1 TCSR Timer Enable (TE) Bit 0 The timer enable (TE) bit is used to enable or disable the timer. Setting TE enables the timer and clears the timer counter. The counter starts counting according to the mode selected by the timer control (TC[3:0]) bit values. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 11-6 Freescale Semiconductor Clearing the TE bit disables the timer. The TE bit is cleared by the hardware RESET signal or the software RESET instruction ### NOTE When timer 0 is disabled and TIO0 is not in GPIO mode, the pin is tri-stated. To prevent undesired spikes on TIO0 when Timer 0 is switched from tri-state to an active state, TIO0 should be tied to the power supply with a pullup or pulldown resistor. #### 11.3.4.2 TCSR Timer Overflow Interrupt Enable (TOIE) Bit 1 The TOIE bit is used to enable the timer overflow interrupts. Setting TOIE enables overflow interrupt generation. The timer counter can hold a maximum value of \$FFFFF. When the counter value is at the maximum value and a new event causes the counter to be incremented to \$000000, the timer generates an overflow interrupt. Clearing the TOIE bit disables overflow interrupt generation. The TOIE bit is cleared by the hardware RESET signal or the software RESET instruction. #### TCSR Timer Compare Interrupt Enable (TCIE) Bit 2 11.3.4.3 The Timer Compare Interrupt Enable (TCIE) bit is used to enable or disable the timer compare interrupts. Setting TCIE enables the compare interrupts. In the timer, PWM, or watchdog modes, a compare interrupt is generated after the counter value matches the value of the TCPR. The counter will start counting up from the number loaded from the TLR and if the TCPR value is N, an interrupt occurs after (N - M + 1) events, where M is the value of TLR Clearing the TCIE bit disables the compare interrupts. The TCIE bit is cleared by the hardware RESET signal or the software RESET instruction. #### 11.3.4.4 TCSR Timer Control (TC[3:0]) Bits 4–7 The four TC bits control the source of the timer clock, the behavior of the TIO0 signal, and the timer mode of operation. Table 11-2 summarizes the TC bit functionality. A detailed description of the timer operating modes is given in Section 11.4, "Timer Modes of Operation". The TC bits are cleared by the hardware RESET signal or the software RESET instruction. #### NOTE If the clock is external, the counter is incremented by the transitions on the TIO0 signal. The external clock is internally synchronized to the internal clock, and its frequency should be lower than the internal operating frequency divided by 4 (CLK/4). To ensure proper operation, the TC[3:0] bits should be changed only when the timer is disabled (when the TE bit in the TCSR has been cleared). DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 11-7 ### **Timer/Event Counter Programming Model** Table 11-2 Timer Control Bits for Timer 0 | | Bit Se | ettings | | Mode Characteristics | | | | | | |-----|--------|---------|-----|----------------------|--------------------------|-------------------|----------|--|--| | тсз | TC2 | TC1 | TC0 | Mode<br>Number | Mode Function | TIO0 | Clock | | | | 0 | 0 | 0 | 0 | 0 | Timer and GPIO | GPIO <sup>1</sup> | Internal | | | | 0 | 0 | 0 | 1 | 1 | Timer pulse | Output | Internal | | | | 0 | 0 | 1 | 0 | 2 | Timer toggle | Output | Internal | | | | 0 | 0 | 1 | 1 | 3 | Event counter | Input | External | | | | 0 | 1 | 0 | 0 | 4 | Input width measurement | Input | Internal | | | | 0 | 1 | 0 | 1 | 5 | Input period measurement | Input | Internal | | | | 0 | 1 | 1 | 0 | 6 | Capture event | Input | Internal | | | | 0 | 1 | 1 | 1 | 7 | Pulse width modulation | Output | Internal | | | | 1 | 0 | 0 | 0 | 8 | Reserved | _ | _ | | | | 1 | 0 | 0 | 1 | 9 | Watchdog pulse | Output | Internal | | | | 1 | 0 | 1 | 0 | 10 | Watchdog toggle | Output | Internal | | | | 1 | 0 | 1 | 1 | 11 | Reserved | _ | _ | | | | 1 | 1 | 0 | 0 | 12 | Reserved | _ | _ | | | | 1 | 1 | 0 | 1 | 13 | Reserved | _ | _ | | | | 1 | 1 | 1 | 0 | 14 | Reserved | _ | _ | | | | 1 | 1 | 1 | 1 | 15 | Reserved | _ | _ | | | <sup>&</sup>lt;sup>1</sup> The GPIO function is enabled only if all of the TC[3:0] bits are zero. Table 11-3 Timer Control Bits for Timers 1 and 2 | тс3 | TC2 | TC1 | TC0 | Clock | Mode | |-----|-----|-----|-----|----------|----------| | 0 | 0 | 0 | 0 | Internal | Timer | | 0 | 0 | 0 | 1 | _ | Reserved | | 0 | 0 | 1 | Х | _ | Reserved | | 0 | 1 | Х | Х | _ | Reserved | | 1 | Х | Х | Х | _ | Reserved | 11-8 Freescale Semiconductor # 11.3.4.5 TCSR Inverter (INV) Bit 8 The INV bit affects the polarity of the incoming signal on the TIO0 input signal and the polarity of the output pulse generated on the TIO0 output signal. The effects of the INV bit are summarized in Table 11-4. This bit is not in use for timers 1 and 2. It should be left cleared. Table 11-4 Inverter (INV) Bit Operation | Mode | TIO0 Program | nmed as Input | TIO0 Program | med as Output | | |------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|--| | Wode | INV = 0 | INV = 1 | INV = 0 | INV = 1 | | | 0 | GPIO signal on the TIO0 signal read directly | GPIO signal on the TIO0 signal inverted | Bit written to GPIO put on TIO0 signal directly | Bit written to GPIO<br>inverted and put on<br>TIO0 signal | | | 1 | Counter is incremented on<br>the <b>rising</b> edge of the<br>signal from the TIO0 signal | Counter is incremented on<br>the <b>falling</b> edge of the<br>signal from the TIO0 signal | _ | _ | | | 2 | Counter is incremented on<br>the <b>rising</b> edge of the<br>signal from the TIO0 signal | Counter is incremented on<br>the <b>falling</b> edge of the<br>signal from the TIO0 signal | TCRx output put on TIO0 signal directly | TCRx output inverted and put on TIO0 signal | | | 3 | Counter is incremented on<br>the <b>rising</b> edge of the<br>signal from the TIO0 signal | Counter is incremented on<br>the <b>falling</b> edge of the<br>signal from the TIO0 signal | _ | _ | | | 4 | Width of the <b>high</b> input pulse is measured. | Width of the <b>low</b> input pulse is measured. | _ | _ | | | 5 | Period is measured between the <b>rising</b> edges of the input signal. | Period is measured between the <b>falling</b> edges of the input signal. | _ | _ | | | 6 | Event is captured on the rising edge of the signal from the TIO0 signal | Event is captured on the falling edge of the signal from the TIO0 signal | _ | _ | | | 7 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity | Pulse generated by the timer has <b>negative</b> polarity | | | 9 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity | Pulse generated by the timer has <b>negative</b> polarity | | | 10 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity | Pulse generated by the timer has <b>negative</b> polarity | | The INV bit is cleared by the hardware $\overline{RESET}$ signal or the software RESET instruction. Freescale Semiconductor 11-9 #### **Timer/Event Counter Programming Model** ### NOTE The INV bit affects both the timer and GPIO modes of operation. To ensure correct operation, this bit should be changed only when one or both of the following conditions is true: - The timer has been disabled by clearing the TE bit in the TCSR. - The timer is in GPIO mode. The INV bit does not affect the polarity of the prescaler source when TIO0 is used as input to the prescaler. ## 11.3.4.6 TCSR Timer Reload Mode (TRM) Bit 9 The TRM bit controls the counter preload operation. In timer (0–3) and watchdog (9–10) modes, the counter is preloaded with the TLR value after the TE bit is set and the first internal or external clock signal is received. If the TRM bit is set, the counter is reloaded each time after it reaches the value contained by the TCR. In PWM mode (7), the counter is reloaded each time counter overflow occurs. In measurement (4–5) modes, if the TRM and the TE bits are set, the counter is preloaded with the TLR value on each appropriate edge of the input signal. If the TRM bit is cleared, the counter operates as a free-running counter and is incremented on each incoming event. The TRM bit is cleared by the hardware RESET signal or the software RESET instruction. ### 11.3.4.7 TCSR Direction (DIR) Bit 11 The DIR bit determines the behavior of the TIO0 signal when it is used as a GPIO pin. When the DIR bit is set, the TIO0 signal is an output; when the DIR bit is cleared, the TIO0 signal is an input. The TIO0 signal can be used as a GPIO only when the TC[3:0] bits are all cleared. If any of the TC[3:0] bits are set, then the GPIO mode is disabled and the DIR bit has no effect. The DIR bit is cleared by the hardware $\overline{RESET}$ signal or the software RESET instruction. This bit is not in use for timers 1 and 2. It should be left cleared. # 11.3.4.8 TCSR Data Input (DI) Bit 12 The DI bit reflects the value of the TIO0 signal. If the INV bit is set, the value of the TIO0 signal is inverted before it is written to the DI bit. If the INV bit is cleared, the value of the TIO0 signal is written directly to the DI bit DI is cleared by the hardware $\overline{RESET}$ signal or the software RESET instruction. # 11.3.4.9 TCSR Data Output (DO) Bit 13 The DO bit is the source of the TIO0 value when it is a data output signal. The TIO0 signal is data output when the GPIO mode is enabled and DIR is set. A value written to the DO bit is written to the TIO0 signal. If the INV bit is set, the value of the DO bit is inverted when written to the TIO0 signal. When the INV bit is cleared, the value of the DO bit is written directly to the TIO0 signal. When GPIO mode is disabled, writing the DO bit has no effect. 11-10 Freescale Semiconductor The DO bit is cleared by the hardware RESET signal or the software RESET instruction. This bit is not in use for timers 1 and 2. It should be left cleared. ## 11.3.4.10 TCSR Prescaler Clock Enable (PCE) Bit 15 The PCE bit is used to select the prescaler clock as the timer source clock. When the PCE bit is cleared, the timer uses either an internal (CLK/2) signal or an external signal (TIO0) as its source clock. When the PCE bit is set, the prescaler output is used as the timer source clock for the counter regardless of the timer operating mode. To ensure proper operation, the PCE bit should be changed only when the timer is disabled (when the TE bit is cleared). Which source clock is used for the prescaler is determined by the PS[1:0] bits of the TPLR. Timers 1 and 2 can be clocked by the prescaler clock derived from TIO0. ## 11.3.4.11 TCSR Timer Overflow Flag (TOF) Bit 20 The TOF bit is set to indicate that counter overflow has occurred. This bit is cleared by writing a 1 to the TOF bit. Writing a 0 to the TOF bit has no effect. The bit is also cleared when the timer overflow interrupt is serviced The TOF bit is cleared by the hardware RESET signal, the software RESET instruction, the STOP instruction, or by clearing the TE bit to disable the timer. ## 11.3.4.12 TCSR Timer Compare Flag (TCF) Bit 21 The TCF bit is set to indicate that the event count is complete. In the timer, PWM, and watchdog modes, the TCF bit is set when (N - M + 1) events have been counted (N is the value in the compare register and M is the TLR value). In the measurement modes, the TCF bit is set when the measurement has been completed. The TCF bit is cleared by writing a one into the TCF bit. Writing a zero into the TCF bit has no effect. The bit is also cleared when the timer compare interrupt is serviced. The TCF bit is cleared by the hardware RESET signal, the software RESET instruction, the STOP instruction, or by clearing the TE bit to disable the timer. ### NOTE The TOF and TCF bits are cleared by writing a one to the specific bit. In order to assure that only the desired bit is cleared, do not use the BSET command. The proper way to clear these bits is to write (using a MOVEP instruction) a one to the flag to be cleared and a zero to the other flag. # 11.3.4.13 TCSR Reserved Bits (Bits 3, 10, 14, 16-19, 22, 23) These reserved bits are read as zero and should be written with zero for future compatibility. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ### **Timer Modes of Operation** # 11.3.5 Timer Load Register (TLR) The TLR is a 24-bit write-only register. In all modes, the counter is preloaded with the TLR value after the TE bit in the TCSR is set and a first event occurs. The programmer must initialize the TLR to ensure correct operation in the appropriate timer operating modes. - In timer modes, if the timer reload mode (TRM) bit in the TCSR is set, the counter is reloaded each time after it has reached the value contained by the timer compare register (TCR) and the new event occurs. - In measurement modes, if the TRM bit in the TCSR is set and the TE bit in the TCSR is set, the counter is reloaded with the value in the TLR on each appropriate edge of the input signal. - In PWM modes, if the TRM bit in the TCSR is set, the counter is reloaded each time after it has overflowed and the new event occurs. - In watchdog modes, if the TRM bit in the TCSR is set, the counter is reloaded each time after it has reached the value contained by the TCR and the new event occurs. In this mode, the counter is also reloaded whenever the TLR is written with a new value while the TE bit in the TCSR is set. - In all modes, if the TRM bit in the TCSR is cleared (TRM = 0), the counter operates as a free-running counter. # 11.3.6 Timer Compare Register (TCPR) The TCPR is a 24-bit read/write register that contains the value to be compared to the counter value. These two values are compared every timer clock after the TE bit in the TCSR is set. When the values match, the timer compare flag (TCF) bit is set and an interrupt is generated if interrupts are enabled (if the timer compare interrupt enable (TCIE) bit in the TCSR is set). The programmer must initialize the TCPR to ensure correct operation in the appropriate timer operating modes. The TCPR is ignored in measurement modes. # 11.3.7 Timer Count Register (TCR) The TCR is a 24-bit read-only register. In timer and watchdog modes, the counter's contents can be read at any time by reading the TCR register. In measurement modes, the TCR is loaded with the current value of the counter on the appropriate edge of the input signal, and its value can be read to determine the width, period, or delay of the leading edge of the input signal. When the timer is in measurement modes, the TIO0 signal is used for the input signal. # 11.4 Timer Modes of Operation Each timer has various operational modes that meet a variety of system requirements. These modes are as follows: - Timer - GPIO, mode 0: Internal timer interrupt generated by the internal clock - Pulse, mode 1: External timer pulse generated by the internal clock - Toggle, mode 2: Output timing signal toggled by the internal clock DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 11-12 Freescale Semiconductor - Event counter, mode 3: Internal timer interrupt generated by an external clock - Measurement - Input width, mode 4: Input pulse width measurement - Input pulse, mode 5: Input signal period measurement - Capture, mode 6: Capture external signal - PWM, mode 7: Pulse Width Modulation - Watchdog - Pulse, mode 9: Output pulse, internal clock - Toggle, mode 10: Output toggle, internal clock These modes are described in detail below. Timer modes are selected by setting the TC[3:0] bits in the TCSR. Table 11-2 and Table 11-3 show how the different timer modes are selected by setting the bits in the TCSR. Table 11-2 also shows the TIO0 signal direction and the clock source for each timer mode. ### **NOTE** To ensure proper operation, the TC[3:0] bits should be changed only when the timer is disabled (i.e., when the TE bit in the TCSR is cleared). ### 11.4.1 Timer Modes ## 11.4.1.1 Timer GPIO (Mode 0) | | Bit Se | ttings | | Mode Characteristics | | | | | | |-----|--------|--------|-----|------------------------|----------|---|-------|------|--| | тсз | TC2 | TC1 | TC0 | TIO0 Clock # KIND NAME | | | | | | | 0 | 0 | 0 | 0 | GPIO | Internal | 0 | Timer | GPIO | | In this mode, the timer generates an internal interrupt when a counter value is reached (if the timer compare interrupt is enabled). Note that any of the three timers can be placed in GPIO mode to generate internal interrupts, but only timer 0 provides actual external GPIO access on the TIO0 signal. Set the TE bit to clear the counter and enable the timer. Load the value the timer is to count into the TCPR. The counter is loaded with the TLR value when the first timer clock signal is received. The timer clock can be taken from either the DSP56366 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter. When the counter equals the TCPR value, the TCF bit in TCSR is set, and a compare interrupt is generated if the TCIE bit is set. If the TRM bit in the TCSR is set, the counter is reloaded with the TLR value at the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock signal. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor ### **Timer Modes of Operation** ### 11.4.1.2 Timer Pulse (Mode 1) | | Bit Se | ttings | | | | Mode | Characteristics | | | |-----|--------|--------|-----|------------------------|----------|------|-----------------|-------|--| | тсз | TC2 | TC1 | TC0 | TIO0 Clock # KIND NAME | | | | | | | 0 | 0 | 0 | 1 | Output | Internal | 1 | Timer | Pulse | | In this mode, the timer generates a compare interrupt when the timer count reaches a preset value. In addition, timer 0 provides an external pulse on its TIO0 signal. Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TCPR. The counter is loaded with the TLR value when the first timer clock signal is received. The TIO0 signal is loaded with the value of the INV bit. The timer clock signal can be taken from either the DSP56366 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter. When the counter matches the TCPR value, the TCF bit in TCSR is set and a compare interrupt is generated if the TCIE bit is set. The polarity of the TIO0 signal is inverted for one timer clock period. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the TE bit is cleared (disabling the timer). The value of the TLR sets the delay between starting the timer and the generation of the output pulse. To generate successive output pulses with a delay of X clocks between signals, the TLR value should be set to X/2 and the TRM bit should be set. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. # 11.4.1.3 Timer Toggle (Mode 2) | | Bit Se | ttings | | | Mode Characteristics | | | | | |-----|--------|--------|-----|------------------------|----------------------|---|-------|--------|--| | TC3 | TC2 | TC1 | TC0 | TIO0 Clock # KIND NAME | | | | | | | 0 | 0 | 1 | 0 | Output | Internal | 0 | Timer | Toggle | | In this mode, the timer generates a periodic interrupt; timer 0 also toggles the polarity of the TIO0 signal. Set the TE bit in the TCR to clear the counter and enable the timer. The value the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value when the first timer clock signal is received. The TIO0 signal is loaded with the value of the INV bit. The timer clock signal can be taken from either the DSP56366 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter. 11-14 Freescale Semiconductor When the counter value matches the value in the TCPR, the polarity of the TIO0 output signal is inverted. The TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. If the TRM bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the TE bit is cleared, disabling the timer. The TLR value in the TCPR sets the delay between starting the timer and toggling the TIO0 signal. To generate output signals with a delay of X clock cycles between toggles, the TLR value should be set to X/2 and the TRM bit should be set. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. #### 11.4.1.4 Timer Event Counter (Mode 3) | | Bit Se | ttings | | Mode Characteristics | | | | | | |-----|--------|--------|-----|------------------------|----------|---|-------|---------------|--| | тсз | TC2 | TC1 | TC0 | TIO0 Clock # KIND NAME | | | | | | | 0 | 0 | 1 | 1 | Input | External | 3 | Timer | Event Counter | | In this mode, the timer counts internal events and issues an interrupt when a preset number of events is counted. Timer 0 can also count external events. Set the TE bit to clear the counter and enable the timer. The number of events the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value when the first timer clock signal is received. The timer clock signal is provided by the prescaler clock output. Timer 0 can be also be clocked from the TIO0 input signal. Each subsequent clock signal increments the counter. If an external clock is used, it must be internally synchronized to the internal clock and its frequency must be less than the DSP56366 internal operating frequency divided by 4. The value of the INV bit in the TCSR determines whether low-to-high (0 to 1) transitions or high-to-low (1 to 0) transitions increment the counter. If the INV bit is set, high-to-low transitions increment the counter. If the INV bit is cleared, low-to-high transitions increment the counter. When the counter matches the value contained in the TCPR, the TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. If the TRM bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count is resumed. If TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor 11-15 ### **Timer Modes of Operation** ## 11.4.2 Signal Measurement Modes The following signal measurement modes are provided: - Measurement input width - Measurement input period - Measurement capture These functions are available only on timer 0. ### 11.4.2.1 Measurement Accuracy The external signal is synchronized with the internal clock used to increment the counter. This synchronization process can cause the number of clocks measured for the selected signal value to vary from the actual signal value by plus or minus one counter clock cycle. ## 11.4.2.2 Measurement Input Width (Mode 4) | | Bit Se | ettings | | Mode Characteristics | | | | | | |-----|--------|---------|-----|----------------------|-------------|-------------|-------|----------|--| | TC3 | TC2 | TC1 | TC0 | Mode Name Kind TIO0 | | | | | | | 0 | 1 | 0 | 0 | 4 | Input Width | Measurement | Input | Internal | | In this mode, the timer 0 counts the number of clocks that occur between opposite edges of an input signal. Set the TE bit to clear the counter and enable the timer. Load the timer's count value into the TLR. After the first appropriate transition (as determined by the INV bit) occurs on the TIO0 input pin, the counter is loaded with the TLR value on the first timer clock signal received either from the DSP56366 clock divided by two (CLK/2) or from the prescaler clock input. Each subsequent clock signal increments the counter. If the INV bit is set, the timer starts on the first high-to-low (1 to 0) signal transition on the TIO0 signal. If the INV bit is cleared, the timer starts on the first low-to-high (0 to 1) transition on the TIO0 signal. When the first transition opposite in polarity to the INV bit setting occurs on the TIO0 signal, the counter stops. The TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. The value of the counter (which measures the width of the TIO0 pulse) is loaded into the TCR. The TCR can be read to determine the external signal pulse width. If the TRM bit is set, the counter is loaded with the TLR value on the first timer clock received following the next valid transition occurring on the TIO0 input pin and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. 11-16 Freescale Semiconductor ## 11.4.2.3 Measurement Input Period (Mode 5) | | Bit Se | ttings | | Mode Characteristics | | | | | |-----|--------|--------|-----|---------------------------|--------------|-------------|-------|----------| | тсз | TC2 | TC1 | TC0 | Mode Name Kind TIO0 Clock | | | | | | 0 | 1 | 0 | 1 | 5 | Input Period | Measurement | Input | Internal | In this mode, the timer counts the period between the reception of signal edges of the same polarity across the TIO0 signal. Set the TE bit to clear the counter and enable the timer. The value the timer is to count is loaded into the TLR. The value of the INV bit determines whether the period is measured between consecutive low-to-high (0 to 1) transitions of TIO0 or between consecutive high-to-low (1 to 0) transitions of TIO0. If INV is set, high-to-low signal transitions are selected. If INV is cleared, low-to-high signal transitions are selected. After the first appropriate transition occurs on the TIO0 input pin, the counter is loaded with the TLR value on the first timer clock signal received from either the DSP56366 clock divided by two (CLK/2) or the prescaler clock output. Each subsequent clock signal increments the counter. On the next signal transition of the same polarity that occurs on TIO0, the TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. The contents of the counter are loaded into the TCR. The TCR then contains the value of the time that elapsed between the two signal transitions on the TIO0 signal. After the second signal transition, if the TRM bit is set, the TE bit is set to clear the counter and enable the timer. The counter is repeatedly loaded and incremented until the timer is disabled. If the TRM bit is cleared, the counter continues to be incremented until it overflows. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. # 11.4.2.4 Measurement Capture (Mode 6) | | Bit Se | ettings | | Mode Characteristics | | | | | |-----|--------|---------|-----|---------------------------|---------|-------------|-------|----------| | тсз | TC2 | TC1 | TC0 | Mode Name Kind TIO0 Clock | | | | | | 0 | 1 | 1 | 0 | 6 | Capture | Measurement | Input | Internal | In this mode, the timer counts the number of clocks that elapse between starting the timer and receiving an external signal. Set the TE bit to clear the counter and enable the timer. The value the timer is to count is loaded into the TLR. When the first timer clock signal is received, the counter is loaded with the TLR value. The timer ### **Timer Modes of Operation** clock signal can be taken from either the DSP56366 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter. At the first appropriate transition of the external clock detected on the TIO0 signal, the TCF bit in the TCSR is set and, if the TCIE bit is set, a compare interrupt is generated. The counter halts. The contents of the counter are loaded into the TCR. The value of the TCR represents the delay between the setting of the TE bit and the detection of the first clock edge signal on the TIO0 signal. If the INV bit is set, a high-to-low transition signals the end of the timing period. If INV is cleared, a low-to-high transition signals the end of the timing period. If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR. ## 11.4.3 Pulse Width Modulation (PWM, Mode 7) | | Bit Se | ttings | | | | | | | |-----|--------|--------|-----|---------------------------|------------------------|-----|--------|----------| | тс3 | TC2 | TC1 | TC0 | Mode Name Kind TIO0 Clock | | | | | | 0 | 1 | 1 | 1 | 7 | Pulse Width Modulation | PWM | Output | Internal | In this mode, the timer generates periodic pulses of a preset width. This function is available only on timer 0. Set the TE bit to clear the counter and enable the timer. The value the timer is to count is loaded into the TPCR. When first timer clock is received from either the DSP56366 internal clock divided by two (CLK/2) or the prescaler clock output, the counter is loaded with the TLR value. Each subsequent timer clock increments the counter. When the counter equals the value in the TCPR, the TIO0 output pin is toggled and the TCF bit in the TCSR is set. The contents of the counter are placed into the TCR. If the TCIE bit is set, a compare interrupt is generated. The counter continues to be incremented on each timer clock. If counter overflow has occurred, the TIO0 output pin is toggled, the TOF bit in TCSR is set, and an overflow interrupt is generated if the TOIE bit is set. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the timer is disabled by clearing the TE bit. TIO0 signal polarity is determined by the value of the INV bit. When the counter is started by setting the TE bit, the TIO0 signal assumes the value of the INV bit. On each subsequent toggling of the TIO0 signal, the polarity of the TIO0 signal is reversed. For example, if the INV bit is set, the TIO0 signal generates the following signal: 1010. If the INV bit is cleared, the TIO0 signal generates the following signal: 0101. The counter contents can be read at any time by reading the TCR. The value of the TLR determines the output period (FFFFFF - TLR + 1). The timer counter increments the initial TLR value and toggles the TIO0 signal when the counter value exceeds FFFFFF. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 11-18 Freescale Semiconductor The duty cycle of the TIO0 signal is determined by the value in the TCPR. When the value in the TLR is incremented to a value equal to the value in the TCPR, the TIO0 signal is toggled. The duty cycle is equal to (FFFFFF - TCPR) divided by (FFFFFF - TLR + 1). For a 50% duty cycle, the value of TCPR is equal to (FFFFFFF + TLR + 1) / 2. ### NOTE The value in TCPR must be greater than the value in TLR. ## 11.4.4 Watchdog Modes ## 11.4.4.1 Watchdog Pulse (Mode 9) | | Bit Se | ttings | | | Mode Characteristics | | | | | | |-----|--------|--------|-----|-------------------------|----------------------|----------|--------|----------|--|--| | тс3 | TC2 | TC1 | TC0 | Mode Name Kind TIO0 Clo | | | | | | | | 1 | 0 | 0 | 1 | 9 | Pulse | Watchdog | Output | Internal | | | In this mode, the timer generates an interrupt at a preset rate. Timer 0 also generates pulse on TIO0. The signal period is equal to the period of one timer clock. Set the TE bit to clear the counter and enable the timer. The value the timer is to count is loaded into the TCPR. The counter is loaded with the TLR value on the first timer clock received from either the DSP56366 internal clock divided by two (CLK/2) or the prescaler clock output. Each subsequent timer clock increments the counter. When the counter matches the value of the TCPR, the TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is also set. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each subsequent timer clock. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. Timer 0 also generates an output pulse on the TIO0 signal with a pulse width equal to the timer clock period. The pulse polarity is determined by the value of the INV bit. If the INV bit is set, the pulse polarity is high (logical 1). If the INV bit is cleared, the pulse polarity is low (logical 0). The counter contents can be read at any time by reading the TCR. The counter is reloaded whenever the TLR is written with a new value while the TE bit is set. #### NOTE In this mode, internal logic preserves the TIO0 value and direction for an additional 2.5 internal clock cycles after the DSP56366 hardware $\overline{RESET}$ signal is asserted. This ensures that a valid $\overline{RESET}$ signal is generated when the TIO0 signal is used to reset the DSP56366. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor #### **Timer Modes of Operation** ## 11.4.4.2 Watchdog Toggle (Mode 10) | | Bit Se | ttings | | | Mode Characteristics | | | | | | |-----|--------|--------|-----|---------------------------|----------------------|----------|--------|----------|--|--| | тс3 | TC2 | TC1 | TC0 | Mode NAME Kind TIO0 Clock | | | | | | | | 1 | 0 | 1 | 0 | 10 | Toggle | Watchdog | Output | Internal | | | In this mode, the timer generates an interrupt at a preset rate. Timer 0 also toggles the output on TIO0. Set the TE bit to clear the counter and enable the timer. The value the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value on the first timer clock received from either the DSP56366 internal clock divided by two (CLK/2) or the prescaler clock output. Each subsequent timer clock increments the counter. The TIO0 signal is set to the value of the INV bit. When the counter equals the value in the TCPR, the TCF bit in the TCSR is set, and a compare interrupt is generated if the TCIE bit is also set. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each subsequent timer clock When counter overflow has occurred, the polarity of the TIO0 output pin is inverted, the TOF bit in the TCSR is set, and an overflow interrupt is generated if the TOIE bit is also set. The TIO0 polarity is determined by the INV bit. The counter is reloaded whenever the TLR is written with a new value while the TE bit is set. This process is repeated until the timer is disabled by clearing the TE bit. The counter contents can be read at any time by reading the TCR register. ### NOTE In this mode, internal logic preserves the TIO0 value and direction for an additional 2.5 internal clock cycles after the DSP56366 hardware $\overline{RESET}$ signal is asserted. This ensures that a valid $\overline{RESET}$ signal is generated when the TIO0 signal is used to reset the DSP56366. ### 11.4.5 Reserved Modes Modes 8, 11, 12, 13, 14, and 15 are reserved. # 11.4.6 Special Cases The following special cases apply during wait and stop state. # 11.4.6.1 Timer Behavior during Wait Timer clocks are active during the execution of the WAIT instruction and timer activity is undisturbed. If a timer interrupt is generated, the DSP56366 leaves the wait state and services the interrupt. ### 11.4.6.2 Timer Behavior during Stop During the execution of the STOP instruction, the timer clocks are disabled, timer activity is stopped, and the TIO0 signal is disconnected. Any external changes that happen to the TIO0 signal is ignored when the DSP56366 is the stop state. To ensure correct operation, the timers should be disabled before the DSP56366 is placed into the stop state. ## 11.4.7 DMA Trigger Each timer can also be used to trigger DMA transfers. For this to occur, a DMA channel must be programmed to be triggered by a timer event. The timer issues a DMA trigger on every event in all modes of operation. The DMA channel does not have the capability to save multiple DMA triggers generated by the timer. To ensure that all DMA triggers are serviced, the user must provide for the preceding DMA trigger to be serviced before the next trigger is received by the DMA channel. Freescale Semiconductor 11-21 **Timer Modes of Operation** # **NOTES** # **Appendix A Bootstrap ROM Contents** ## A.1 DSP56366 Bootstrap Program ``` ; BOOTSTRAP CODE FOR DSP56366 Rev. 0 silicon - (C) Copyright 1999 Motorola Inc. ; Revision 0.0 1999/JAN/26 - Modified from 56362 RevA regular boot rev01.asm: - Change the length of xram and the length of yram in burn-in code - Change the address of the reserved area in the Program ROM to $FFAF80 - $FFAFFF Revision 0.1 1999/MAR/29 - Enabled 100ns I2C filter in bootstrap mode 0110. - Added 5 NOP instructions after OnCE enable. ; This is the Bootstrap program contained in the DSP56366 192-word Boot ; ROM. This program can load any program RAM segment from an external EPROM, from the Host Interface or from the SHI serial interface. ; If MD:MC:MB:MA=x000, then the Boot ROM is bypassed and the DSP56366 ; will start fetching instructions beginning with address $C00000 (MD=0) ; or $008000 (MD=1) assuming that an external memory of SRAM type is ; used. The accesses will be performed using 31 wait states with no ; address attributes selected (default area). ; If MD:MC:MB:MA=0001, then it loads a program RAM segment from consecutive ; byte-wide P memory locations, starting at P:$D00000 (bits 7-0). ; The memory is selected by the Address Attribute AA1 and is accessed with ; 31 wait states. ; The EPROM bootstrap code expects to read 3 bytes ; specifying the number of program words, 3 bytes specifying the address ; to start loading the program words and then 3 bytes for each program ; word to be loaded. The number of words, the starting address and the ; program words are read least significant byte first followed by the ; mid and then by the most significant byte. ; The program words will be condensed into 24-bit words and stored in ; contiguous PRAM memory locations starting at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; If MD:MC:MB:MA=0010, then the bootstrap code jumps to the internal ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ``` ; Program ROM, without loading the Program RAM. ; ; ; Operation mode MD:MC:MB:MA=0011 is reserved. ; If MD:MC:MB:MA=01xx, then the Program RAM is loaded from the SHI. ; Operation mode MD:MC:MB:MA=1001 is used for burn-in testing. ; Operation mode MD:MC:MB:MA=1010 is reserved ; Operation mode MD:MC:MB:MA=1011 is reserved ; If MD:MC:MB:MA=1100, then it loads the program RAM from the Host ; Interface programmed to operate in the ISA mode. ; The HOST ISA bootstrap code expects to read a 24-bit word ; specifying the number of program words, a 24-bit word specifying the address ; to start loading the program words and then a 24-bit word for each program ; word to be loaded. The program words will be stored in ; contiguous PRAM memory locations starting at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program may be stopped by ; setting the Host Flag 0 (HF0). This will start execution of the loaded ; program from the specified starting address. ; If \mbox{MD:MC:MB:MA=1101}, then it loads the program RAM from the Host ; Interface programmed to operate in the HC11 non multiplexed mode. ; The HOST HC11 bootstrap code expects to read a 24-bit word ; specifying the number of program words, a 24-bit word specifying the address ; to start loading the program words and then a 24-bit word for each program ; word to be loaded. The program words will be stored in ; contiquous PRAM memory locations starting at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program may be stopped by ; setting the Host Flag 0 (HF0). This will start execution of the loaded ; program from the specified starting address. ; If MD:MC:MB:MA=1110, then it loads the program RAM from the Host ; Interface programmed to operate in the 8051 multiplexed bus mode, ; in double-strob pin configuration. ; The HOST 8051 bootstrap code expects accesses that are byte wide. ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-2 Freescale Semiconductor ``` ; The HOST 8051 bootstrap code expects to read 3 bytes forming a 24-bit word ; specifying the number of program words, 3 bytes forming a 24-bit word ; specifying the address to start loading the program words and then 3 bytes ; forming 24-bit words for each program word to be loaded. ; The program words will be stored in contiquous PRAM memory locations ; starting at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program may be stopped by setting the ; Host Flag 0 (HF0). This will start execution of the loaded program from ; the specified starting address. ; The base address of the HDI08 in multiplexed mode is 0x80 and is not ; modified by the bootstrap code. All the address lines are enabled ; and should be connected accordingly. ; If \mbox{MD:MC:MB:MA=1111}, then it loads the program RAM from the Host ; Interface programmed to operate in the MC68302 (IMP) bus mode, ; in single-strob pin configuration. ; The HOST MC68302 bootstrap code expects accesses that are byte wide. ; The HOST MC68302 bootstrap code expects to read 3 bytes forming a 24-bit word ; specifying the number of program words, 3 bytes forming a 24-bit word ; specifying the address to start loading the program words and then 3 bytes ; forming 24-bit words for each program word to be loaded. ; The program words will be stored in contiguous PRAM memory locations ; starting at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program may be stopped by setting the ; Host Flag 0 (HF0). This will start execution of the loaded program from ; the specified starting address. 132,55,0,0,0 page opt cex, mex, mu ; ; BOOT $D00000 ; this is the location in P memory equ ; on the external memory bus ; where the external byte-wide ; EPROM is located AARV $D00409 ; AAR1 selects the EPROM as CE~ eau ; mapped as P from $D00000 to ; $DFFFFF, active low PROMADDR equ $FF1000 ; Starting PROM address EQU 0 MΑ MB EOU 1 MC EOU 2 EQU 3 MD ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ``` ;; M AAR1 EQU $FFFFF8 ; Address Attribute Register 1 M OGDB $FFFFFC ; OnCE GDB Register EQU M HPCR EQU ; Host Polarity Control Register $FFFFC4 M HSR EQU $FFFFC3 ; Host Status Register ; Host Receive Register M HORX EQU $FFFFC6 HRDF EQU ; Host Receive Data Full $0 HF0 EQU $3 ; Host Flag 0 HEN EQU $6 ; Host Enable EQU M HRX $FFFF94 ; SHI Receive FIFO M HCSR EQU $FFFF91 ; SHI Control/Status Register M HCKR EQU $FFFF90 ; SHI Clock Control Register HRNE EQU ; SHI FIFO Not Empty flag 17 EOU ; SHI I2C Enable Control Bit HI2C 1 EQU ; SHI I2C Clock Freeze Control Bit HCKFR 4 HFM0 EQU 12 ; SHI I2C Filter Mode Bit 0 HFM1 EQU 13 ; SHI I2C Filter Mode Bit 1 ORG PL:$ff0000,PL:$ff0000 ; bootstrap code starts at $ff0000 START movep #$0,X:M OGDB ; enable OnCE nop ; 5 NOP instructions, needed for test procedure nop nop nop nop ; clear a and init R5 with 0 clr a #$0,r5 ; If MD:MC:MB:MA=1xxx go to OMR1XXX jset #MD,omr,OMR1XXX jset #MC,omr,SHILD ; If MD:MC:MB:MA=01xx, go load from SHI jclr #MB,omr,EPROMLD ; If MD:MC:MB:MA=0001, go load from EPROM ; If MD:MC:MB:MA=0011, go to RESERVED jset #MA,omr,RESERVED ; This is the routine that jumps to the internal Program ROM. ; MD:MC:MB:MA=0010 move #PROMADDR,r1 ; store starting PROM address in r1 bra <FINISH ; This is the routine that loads from SHI. ; MD:MC:MB:MA=0100 - reserved for SHI ; MD:MC:MB:MA=0101 - Bootstrap from SHI (SPI slave) ; MD:MC:MB:MA=0110 - Bootstrap from SHI (I2C slave, HCKFR=1,100ns filter) ; MD:MC:MB:MA=0111 - Bootstrap from SHI (I2C slave, HCKFR=0) ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-4 Freescale Semiconductor #### SHILD ``` ; This is the routine which loads a program through the SHI port. ; The SHI operates in the slave ; mode, with the 10-word FIFO enabled, and with the HREQ pin enabled for ; receive operation. The word size for transfer is 24 bits. The SHI ; operates in the SPI or in the I2C mode, according to the bootstrap mode. ; The program is downloaded according to the following rules: ; 1) 3 bytes - Define the program length. ; 2) 3 bytes - Define the address to which to start loading the program to. ; 3) 3n bytes (while n is the program length defined by the first 3 bytes) ; The program words will be stored in contiguous PRAM memory locations starting ; at the specified starting address. ; After storing the program words, program execution starts from the same ; address where loading started. ; prepare SHI control value in r1 move #$A9,r1 ; HEN=1, HI2C=0, HM1-HM0=10, HCKFR=0, HFIFO=1, HMST=0, ; HRQE1-HRQE0=01, HIDLE=0, HBIE=0, HTIE=0, HRIE1-HRIE0=00 jclr #MA,omr,SHI CF ; If MD:MC:MB:MA=01x0, go to SHI clock freeze jclr #MB,omr,shi loop ; If MD:MC:MB:MA=0101, select SPI mode bset #HI2C,r1 ; otherwise select I2C mode. shi loop movep r1,x:M HCSR ; enable SHI jclr #HRNE,x:M_HCSR,* ; wait for no. of words movep x:M HRX,a0 jclr ; wait for starting address #HRNE,x:M HCSR,* movep x:M HRX,r0 move r0,r1 do a0, LOOP2 jclr #HRNE,x:M HCSR,* ; wait for HRX not empty x:M HRX,p:(r0)+ ; store in Program RAM movep ; req. because of restriction nop LOOP2 bra <FINISH SHI CF bset #HI2C,r1 ; select I2C mode. bset #HCKFR,r1 ; enable clock freeze in I2C mode. bset #HFMO,x:M HCKR ; enable 100ns noise filter bset #HFM1,x:M HCKR ; enable 100ns noise filter #MB,omr,shi loop ; If MD:MC:MB:MA=0110, go to I2C load jset <RESERVED ; If MD:MC:MB:MA=0100, go to reserved bra ; This is the routine that loads from external EPROM. ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ``` ; MD:MC:MB:MA=0001 EPROMLD move #BOOT, r2 ; r2 = address of external EPROM movep #AARV, X:M AAR1 ; aarl configured for SRAM types of access ; read number of words and starting address do #6, LOOP9 ; Get the 8 LSB from ext. P mem. movem p:(r2)+,a2 asr #8,a,a ; Shift 8 bit data into A1 LOOP9 ; starting address for load move al,r0 move al,r1 ; save it in r1 ; a0 holds the number of words do a0, LOOP10 ; read program words do #3, LOOP11 ; Each instruction has 3 bytes movem p:(r2)+,a2 ; Get the 8 LSB from ext. P mem. asr #8,a,a ; Shift 8 bit data into A1 LOOP11 ; Go get another byte. movem al,p:(r0)+ ; Store 24-bit result in P mem. ; pipeline delay nop LOOP10 ; and go get another 24-bit word. ; Boot from EPROM done bra <FINISH OMR1XXX jclr #MC,omr,BURN RESER ; IF MD:MC:MB:MA=101x, go to RESERVED ; IF MD:MC:MB:MA=1001, go to BURN ; IF MD:MC:MB:MA=110x, go to look for ISA/HC11 jclr #MB,omr,OMR1IS0 jclr #MA,omr,18051HOSTLD ; If MD:MC:MB:MA=1110, go load from 8051 Host ; If MD:MC:MB:MA=1111, go load from MC68302 Host ; This is the routine which loads a program through the HDI08 host port ; The program is downloaded from the host MCU with the following rules: ; 1) 3 bytes - Define the program length. ; 2) 3 bytes - Define the address to which to start loading the program to. ; 3) 3n bytes (while n is the program length defined by the 3 first bytes) ; The program words will be stored in contiguous PRAM memory locations starting ; at the specified starting address. ; After reading the program words, program execution starts from the same ; address where loading started. ; The host MCU may terminate the loading process by setting the HF1=0 and HF0=1. ; When the downloading is terminated, the program will start execution of the ; loaded program from the specified starting address. ; The HDI08 boot ROM program enables the following busses to download programs ; through the HDI08 port: C - ISA - Dual strobes non-multiplexed bus with negative strobe pulses dual positive request D - HC11 - Single strobe non-multiplexed bus with positive strobe pulse single negative request. ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-6 Freescale Semiconductor ``` - Dual strobes multiplexed bus with negative strobe pulses E - i8051 dual negative request. F - MC68302 - Single strobe non-multiplexed bus with negative strobe pulse single negative request. MC68302HOSTLD #%00000000111000,x:M HPCR movep ; Configure the following conditions: ; HAP = 0 Negative host acknowledge = 0 Negative host request ; HCSP = 0 Negatice chip select input ; HDDS = 0 Single strobe bus (R/W\sim and DS) ; HMUX = 0 Non multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 0 Negative data stobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability ; HEN = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 1 Host acknowledge is enabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning in non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled bra <HDI08CONT OMR1IS0 jset #MA,omr,HC11HOSTLD ; If MD:MC:MB:MA=1101, go load from HC11 Host ; If MD:MC:MB:MA=1100, go load from ISA HOST ISAHOSTLD movep #%0101000000011000,x:M HPCR ; Configure the following conditions: = 0 Negative host acknowledge ; HAP ; HRP = 1 Positive host request ; HCSP = 0 Negatice chip select input ; HDDS = 1 Dual strobes bus (RD and WR) ; HMUX = 0 Non multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 0 Negative data stobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for ``` ``` ; HEN = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled <HDI08CONT bra HC11HOSTLD #%000001000011000,x:M HPCR movep ; Configure the following conditions: = 0 Negative host acknowledge ; HAP = 0 Negative host request ; HRP ; HCSP = 0 Negatice chip select input ; HDDS = 0 Single strobe bus (R/W\sim and DS) ; HMUX = 0 Non multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 1 Negative data stobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability ; HEN = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning in non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled <HDI08CONT bra I8051HOSTLD movep #%0001110000011110,x:M HPCR ; Configure the following conditions: = 0 Negative host acknowledge ; HAP = 0 Negatice host request ; HRP ; HCSP = 0 Negatice chip select input ; HDDS = 1 Dual strobes bus (RD and WR) ; HMUX = 1 Multiplexed bus ; HASP = 1 Positive address strobe polarity ; HDSP = 0 Negative data stobes polarity ``` future compatability DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-8 Freescale Semiconductor ``` ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 1 Enable address 9 input ; HA8EN = 1 Enable address 8 input ; HGEN = 0 Host GPIO pins are disabled HDI08CONT ; Enable the HDI08 to operate as host bset #HEN,x:M HPCR ; interface (set HEN=1) jclr #HRDF,x:M HSR,* ; wait for the program length to be ; written movep x:M HORX,a0 jclr #HRDF,x:M HSR,* ; wait for the program starting address ; to be written x:M HORX,r0 movep move r0,r1 do a0,HDI08LOOP ; set a loop with the downloaded length HDI08LL ; If new word was loaded then jump to jset #HRDF,x:M HSR,HDI08NW ; read that word jclr #HF0,x:M HSR,HDI08LL ; If HF0=0 then continue with the ; downloading enddo ; Must terminate the do loop <HDI08LOOP bra MM80IdH movep ; Move the new word into its destination x:M HORX, p:(r0) + ; location in the program RAM nop ; pipeline delay HDI08LOOP ; This is the exit handler that returns execution to normal ; expanded mode and jumps to the RESET vector. FINISH andi #$0,ccr ; Clear CCR as if RESET to 0. jmp (r1) ; Then go to starting Prog addr. ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ``` ; MD:MC:MB:MA=1001 is used for Burn-in code BURN RESER jclr #MB,omr,BURN ; IF MD:MC:MB:MA=1001, go to BURN ; The following modes are reserved, some of which are used for internal testing ; MD:MC:MB:MA=0011 is reserved ; MD:MC:MB:MA=1010 is reserved ; MD:MC:MB:MA=1011 is reserved RESERVED bra <* ; Code for burn-in M PCRC EQU ;; Port C GPIO Control Register $FFFFBF M PDRC EQU $FFFFBD ;; Port C GPIO Data Register ;; Port C Direction Register M PRRC EQU $FFFFBE ;; SCKT is GPIO bit #3 in ESAI (Port C) SCKT EQU $3 ;; 1 if xram and yram are of equal EQUALDATA equ ;; size and addresses, 0 otherwise. if (EQUALDATA) start dram equ ;; length dram $1600 ;; same addresses equ else start xram equ ;; 13k XRAM length xram $3400 equ start yram equ 0 ;; 7k YRAM length yram equ $1c00 endif start pram ;; 3k PRAM equ 0 length pram equ $C00 BURN ;; get PATTERN pointer clr b #PATTERNS, r6 ;; b is the error accumulator #<(NUM PATTERNS-1),m6 ;; program runs forever in move ;; cyclic form ;; configure SCKT as gpio output. b,x:M PDRC ;; clear GPIO data register movep ;; Define SCKT as output GPIO pin bclr #SCKT, x:M PCRC bset #SCKT,x:M PRRC ;; SCKT toggles means test pass ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-10 Freescale Semiconductor ``` ;; r5 = test fail flag = $000000 lua (r5) - , r7 ;; r7 = test pass flag = $FFFFFF burnin loop do #9,burn1 ;;----- ;; test RAM ;; each pass checks 1 pattern ;;----- ;; pattern for x memory move p:(r6)+,x1 ;; pattern for y memory move p:(r6)+,x0 ;; pattern for p memory move p:(r6)+,y0 ;; write pattern to all memory locations if (EQUALDATA) ;; x/y ram symmetrical ;; write x and y memory clr a #start dram, r0 ;; start of x/y ram #>length dram,n0 ;; length of x/y ram move rep n0 mac x0, x1, a x, 1: (r0) + ;; exercise mac, write x/y ram else ;; x/y ram not symmetrical ;; write x memory clr a #start xram,r0 ;; start of xram #>length xram,n0 ;; length of xram move rep n0 mac x0, y0, a x1, x: (r0) + ;; exercise mac, write xram ;; write y memory clr a #start yram,rl ;; start of yram #>length yram,n1 ;; length of yram move n1 ;; exercise mac, write yram mac x1, y0, a x0, y: (r1) + endif ;; write p memory ;; start of pram #start pram,r2 ;; length of pram #>length pram,n2 move rep n2 move y0,p:(r2)+ ;; write pram ;; check memory contents if (EQUALDATA) ;; x/y ram symmetrical ;; check dram clr a #start dram,r0 ;; restore pointer, clear a n0, loopd x:(r0),a1 move ;; a0=a2=0 x1,a eor add a,b ;; accumulate error in b ``` ``` move y:(r0)+,a1 ;; a0=a2=0 eor x0,a add a,b ;; accumulate error in b loopd else ;; x/y ram not symmetrical ;; check xram #start xram,r0 clr a ;; restore pointer, clear a n0, loopx do move x:(r0)+,a1 ;; a0=a2=0 x1,a eor add a,b ;; accumulate error in b loopx ;; check yram clr a #start yram,r1 ;; restore pointer, clear a n1, loopy do y: (r1) + ,a1 ;; a0=a2=0 move x0,a eor add a,b ;; accumulate error in b _loopy endif ;; check pram #start pram,r2 clr a ;; restore pointer, clear a n2, loopp do move p:(r2)+,a1 ;; a0=a2=0 eor y0,a add a,b ;; accumulate error in b loopp ;;----- ;; toggle pin if no errors, stop execution otherwise. ;;----- ;; if error ;; r7=$FFFFFF as long as test pass r5, r7 tne ;; condition codes preserved ;; this instr can be removed in case of shortage ;; write pass/fail flag to OnCE r7,x:M OGDB movep ;; condition codes preserved ;; this instr can be removed in case of shortage beq label1 bclr #SCKT, x:M PDRC ;; clear SCKT if error, enddo ;; terminate the loop normally ;; this instr can be removed in case of shortage bra <burn1 ;; and stop execution label1 ;; if no error #SCKT,x:M PDRC bchg ;; toggle pin and keep on looping burn1 ;; test completion ;; enter debug mode if OnCE port enabled debug ;; this instr can be removed in case of shortage ;; enter wait otherwise (OnCE port disabled) wait ``` ### DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 A-12 Freescale Semiconductor BURN END ORG PL:, PL: **PATTERNS** dsm ;; align for correct modulo addressing ORG PL:BURN END, PL:BURN END dup PATTERNS-\* ; write address in unused Boot ROM location dc \* endmPL:PATTERNS,PL:PATTERNS ;; Each value is written to all memories ORG dc \$55555 dc \$AAAAAA dc \$333333 \$F0F0F0 dc NUM PATTERNS equ \*-PATTERNS ; This code fills the unused bootstrap rom locations with their address dup \$FF00C0-\* dc \* endm; Reserved Area in the Program ROM: upper 128 words. ; Address range: \$FFAF80 - \$FFAFFF ORG PL:\$FFAF80,PL:\$FFAF80 ; This code fills the unused rom locations with their address dup \$FFB000-\$14-\* dc \* endm; Code segment for testing of ROM Patch ; This code segment is located in the uppermost addresses of the Program ROM ORG PL:\$FFB000-\$14,PL:\$FFB000-\$14 DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 #\$80000,r0 #\$0,x0 move move x0, x: (r0) +move #\$1,x0 move move x0,x:(r0)+#\$2,x0 ${\tt move}$ move x0,x:(r0)+#\$3,x0 move x0,x:(r0)+move move #\$4,x0 x0, x: (r0) +move #\$5,x0 move move x0,x:(r0)+#\$6,x0 move x0, x: (r0) +move #\$7,x0 move x0,x:(r0)+move #\$8,x0 move x0, x: (r0) +move end # **Appendix B** Equates ``` *************** EQUATES for DSP56366 interrupts Last update: April 24, 2000 page 132,55,0,0,0 opt mex intequ ident 1,0 @DEF(I_VEC) ; leave user definition as is. else I VEC equ $0 endif ;------ ; Non-Maskable interrupts ;----- I RESET EQU I VEC+$00 ; Hardware RESET I STACK EQU I VEC+$02 ; Stack Error I ILL EQU I_VEC+$04 ; Illegal Instruction I_IINST EQU I_VEC+$04 ; Illegal Instruction EQU I_VEC+$06 ; Debug Request I DBG I TRAP EQU I VEC+$08 ; Trap EQU I VEC+$0A ; Non Maskable Interrupt I NMI ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 ``` ;----- ; Interrupt Request Pins I IRQA EQU I VEC+$10 ; IRQA I_IRQB EQU I_VEC+$12 ; IRQB I_IRQC EQU I_VEC+$14 ; IRQC I IRQD EQU I VEC+$16 ; IRQD ;----- ; DMA Interrupts ;----- EQU I VEC+$18 ; DMA Channel 0 I DMA0 I DMA1 EQU I VEC+$1A ; DMA Channel 1 I DMA2 EQU I VEC+$1C ; DMA Channel 2 EQU I VEC+$1E ; DMA Channel 3 I DMA3 EQU I VEC+$20 ; DMA Channel 4 I DMA4 I DMA5 EQU I VEC+$22 ; DMA Channel 5 ;----- ; DAX Interrupts ;------ I DAXTUE EQU I VEC+$28 ; DAX Underrun Error I DAXBLK EQU I VEC+$2A ; DAX Block Transferred I DAXTD EQU I VEC+$2E ; DAX Audio Data Empty ;----- ; ESAI Interrupts ;------ I ESAIRD EQU I VEC+$30 ; ESAI Receive Data I ESAIRED EQU I VEC+$32 ; ESAI Receive Even Data I ESAIRDE EQU I VEC+$34 ; ESAI Receive Data With Exception Status ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-2 Freescale Semiconductor ``` I ESAIRLS EQU I VEC+$36 ; ESAI Receive Last Slot I_ESAITD EQU I_VEC+$38 ; ESAI Transmit Data I ESAITED EQU I VEC+$3A ; ESAI Transmit Even Data I ESAITDE EQU I VEC+$3C ; ESAI Transmit Data With Exception Status I ESAITLS EQU I VEC+$3E ; ESAI Transmit Last Slot ;----- ; SHI Interrupts ;----- I SHITD EQU I VEC+$40 ; SHI Transmit Data I SHITUE EQU I VEC+$42 ; SHI Transmit Underrun Error I SHIRNE EQU I VEC+$44 ; SHI Receive FIFO Not Empty I SHIRFF EQU I VEC+$48 ; SHI Receive FIFO Full I SHIROE EQU I VEC+$4A ; SHI Receive Overrun Error I SHIBER EQU I VEC+$4C ; SHI Bus Error ;----- ; Timer Interrupts ;----- I_TIMOC EQU I_VEC+$54 ; TIMER 0 compare I TIMOOF EQU I VEC+$56 ; TIMER 0 overflow I TIM1C EQU I VEC+$58 ; TIMER 1 compare I TIM1OF EQU I VEC+$5A ; TIMER 1 overflow I_TIM2C EQU I_VEC+$5C ; TIMER 2 compare I TIM2OF EQU I VEC+$5E ; TIMER 2 overflow ;----- ; HDI08 Interrupts ;----- I HI08RX EQU I VEC+$60 ; Host Receive Data Full ``` ``` I_HI08TX EQU I_VEC+$62 ; Host Transmit Data Empty I HI08CM EQU I VEC+$64 ; Host Command (Default) ;----- ; ESAI 1 Interrupts ;----- I ESAI1RED EQU I VEC+$72 ; ESAI 1 Receive Even Data I_ESAI1RDE EQU I_VEC+$74 ; ESAI_1 Receive Data With Exception Status I_ESAI1RLS EQU I_VEC+$76 ; ESAI 1 Receive Last Slot I ESAI1TED EQU I VEC+$7A ; ESAI 1 Transmit Even Data I ESAI1TDE EQU I VEC+$7C ; ESAI 1 Transmit Data With Exception Status I_ESAI1TLS EQU I_VEC+$7E ; ESAI_1 Transmit Last Slot ;----- ; INTERRUPT ENDING ADDRESS ;----- I_INTEND EQU I_VEC+$FF ; last address of interrupt vector space ;----- end of intequ.asm ----- EQUATES for DSP56366 I/O registers and ports Last update: August 23, 2000 page 132,55,0,0,0 opt mex ioequ ident 1,0 ,----- ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-4 Freescale Semiconductor ``` ; EQUATES for I/O Port Programming ; ;----- Register Addresses M HDR EQU $FFFFC9 ; Host port GPIO data Register M HDDR EQU $FFFFC8 ; Host port GPIO direction Register ; Port C Control Register M PCRC EQU $FFFFBF M PRRC ; Port C Direction Register EQU $FFFFBE M PDRC EQU $FFFFBD ; Port C GPIO Data Register M PCRD ; Port D Control register EQU $FFFFD7 M PRRD EQU $FFFFD6 ; Port D Direction Data Register M PDRD EQU ; Port D GPIO Data Register $FFFFD5 M PCRE ; Port E Control register EQU $FFFF9F M PRRE EQU $FFFF9E ; Port E Direction Data Register M PDRE EQU $FFFF9D ; Port E GPIO Data Register M OGDB EQU $FFFFFC ; OnCE GDB Register ;----- EQUATES for Exception Processing ;----- Register Addresses $FFFFFF ; Interrupt Priority Register Core M IPRC EQU M IPRP EQU $FFFFFE ; Interrupt Priority Register Peripheral Interrupt Priority Register Core (IPRC) M IAL EOU $7 ; IRQA Mode Mask M IALO EQU ; IRQA Mode Interrupt Priority Level (low) ``` | M_IAL1 | EQU | 1 | ; IRQA Mode Interrupt Priority Level (high) | |--------|-----|----------|---------------------------------------------| | M_IAL2 | EQU | 2 | ; IRQA Mode Trigger Mode | | M_IBL | EQU | \$38 | ; IRQB Mode Mask | | M_IBL0 | EQU | 3 | ; IRQB Mode Interrupt Priority Level (low) | | M_IBL1 | EQU | 4 | ; IRQB Mode Interrupt Priority Level (high) | | M_IBL2 | EQU | 5 | ; IRQB Mode Trigger Mode | | M_ICL | EQU | \$1C0 | ; IRQC Mode Mask | | M_ICL0 | EQU | 6 | ; IRQC Mode Interrupt Priority Level (low) | | M_ICL1 | EQU | 7 | ; IRQC Mode Interrupt Priority Level (high) | | M_ICL2 | EQU | 8 | ; IRQC Mode Trigger Mode | | M_IDL | EQU | \$E00 | ; IRQD Mode Mask | | M_IDL0 | EQU | 9 | ; IRQD Mode Interrupt Priority Level (low) | | M_IDL1 | EQU | 10 | ; IRQD Mode Interrupt Priority Level (high) | | M_IDL2 | EQU | 11 | ; IRQD Mode Trigger Mode | | M_DOL | EQU | \$3000 | ; DMA0 Interrupt priority Level Mask | | M_DOLO | EQU | 12 | ; DMA0 Interrupt Priority Level (low) | | M_DOL1 | EQU | 13 | ; DMA0 Interrupt Priority Level (high) | | M_D1L | EQU | \$C000 | ; DMA1 Interrupt Priority Level Mask | | M_D1L0 | EQU | 14 | ; DMA1 Interrupt Priority Level (low) | | M_D1L1 | EQU | 15 | ; DMA1 Interrupt Priority Level (high) | | M_D2L | EQU | \$30000 | ; DMA2 Interrupt priority Level Mask | | M_D2L0 | EQU | 16 | ; DMA2 Interrupt Priority Level (low) | | M_D2L1 | EQU | 17 | ; DMA2 Interrupt Priority Level (high) | | M_D3L | EQU | \$C0000 | ; DMA3 Interrupt Priority Level Mask | | M_D3L0 | EQU | 18 | ; DMA3 Interrupt Priority Level (low) | | M_D3L1 | EQU | 19 | ; DMA3 Interrupt Priority Level (high) | | M_D4L | EQU | \$300000 | ; DMA4 Interrupt priority Level Mask | ## DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-6 Freescale Semiconductor ``` M D4L0 EQU ; DMA4 Interrupt Priority Level (low) 20 ; DMA4 Interrupt Priority Level (high) M D4L1 EQU 21 M D5L EQU $C00000 ; DMA5 Interrupt priority Level Mask M D5L0 ; DMA5 Interrupt Priority Level (low) EQU 22 M D5L1 ; DMA5 Interrupt Priority Level (high) EQU 23 Interrupt Priority Register Peripheral (IPRP) M ESL EQU ; ESAI Interrupt Priority Level Mask ; ESAI Interrupt Priority Level (low) M ESLO EQU ; ESAI Interrupt Priority Level (high) M ESL1 EQU M SHL EQU ; SHI Interrupt Priority Level Mask M SHLO EQU ; SHI Interrupt Priority Level (low) M SHL1 EQU ; SHI Interrupt Priority Level (high) M HDL ; HDI08 Interrupt Priority Level Mask EQU $30 M HDL0 ; HDI08 Interrupt Priority Level (low) EQU M HDL1 EQU ; HDI08 Interrupt Priority Level (high) M DAL EQU $C0 ; DAX Interrupt Priority Level Mask M DALO EQU ; DAX Interrupt Priority Level (low) M DAL1 EQU 7 ; DAX Interrupt Priority Level (high) M TAL ;Timer Interrupt Priority Level Mask EQU $300 M TALO ;Timer Interrupt Priority Level (low) EQU M TAL1 ; Timer Interrupt Priority Level (high) EOU M ES1L ; ESAI 1 Interrupt Priority Level Mask EQU $C00 M ESL10 EQU 0 ; ESAI 1 Interrupt Priority Level (low) M ESL11 EQU ; ESAI_1 Interrupt Priority Level (high) EQUATES for Direct Memory Access (DMA) ; ``` ``` Register Addresses Of DMA M DSTR EQU $FFFFF4 ; DMA Status Register ; DMA Offset Register 0 M DOR0 EOU $FFFFF3 M DOR1 ; DMA Offset Register 1 EQU $FFFFF2 M DOR2 EQU $FFFFF1 ; DMA Offset Register 2 M DOR3 EQU $FFFFF0 ; DMA Offset Register 3 Register Addresses Of DMA0 M DSR0 EQU $FFFFEF ; DMA0 Source Address Register M DDR0 EQU $FFFFEE ; DMA0 Destination Address Register M DCO0 EQU $FFFFED ; DMA0 Counter M DCR0 EQU $FFFFEC ; DMA0 Control Register Register Addresses Of DMA1 ; DMA1 Source Address Register M DSR1 EQU $FFFFEB M DDR1 ; DMA1 Destination Address Register EQU $FFFFEA M DCO1 EQU $FFFFE9 ; DMA1 Counter M DCR1 EQU $FFFFE8 ; DMA1 Control Register Register Addresses Of DMA2 M DSR2 EQU $FFFFE7 ; DMA2 Source Address Register M DDR2 EQU $FFFFE6 ; DMA2 Destination Address Register ; DMA2 Counter M DCO2 $FFFFE5 EQU M DCR2 ; DMA2 Control Register EQU $FFFFE4 Register Addresses Of DMA3 M DSR3 EQU $FFFFE3 ; DMA3 Source Address Register M DDR3 $FFFFE2 ; DMA3 Destination Address Register EQU M DCO3 EQU ; DMA3 Counter $FFFFE1 ``` ## DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-8 Freescale Semiconductor ``` M DCR3 EQU $FFFFE0 ; DMA3 Control Register Register Addresses Of DMA4 M DSR4 EQU $FFFFDF ; DMA4 Source Address Register M DDR4 $FFFFDE ; DMA4 Destination Address Register EQU M DCO4 EQU $FFFFDD ; DMA4 Counter M DCR4 EQU $FFFFDC ; DMA4 Control Register Register Addresses Of DMA5 M DSR5 EQU $FFFFDB ; DMA5 Source Address Register M DDR5 ; DMA5 Destination Address Register EQU $FFFFDA M DCO5 EQU $FFFFD9 ; DMA5 Counter M DCR5 EQU $FFFFD8 ; DMA5 Control Register DMA Control Register M DSS ; DMA Source Space Mask (DSS0-Dss1) EQU $3 M DSS0 ; DMA Source Memory space 0 EQU M DSS1 EQU ; DMA Source Memory space 1 1 M DDS EQU $C ; DMA Destination Space Mask (DDS-DDS1) M DDS0 EQU ; DMA Destination Memory Space 0 M DDS1 EQU 3 ; DMA Destination Memory Space 1 ; DMA Address Mode Mask (DAM5-DAM0) M DAM EQU $3f0 M DAMO EQU ; DMA Address Mode 0 M DAM1 ; DMA Address Mode 1 EOU M DAM2 ; DMA Address Mode 2 EQU M_DAM3 EQU ; DMA Address Mode 3 M DAM4 EQU ; DMA Address Mode 4 M DAM5 EQU ; DMA Address Mode 5 M D3D EQU ; DMA Three Dimensional Mode 10 M DRS EQU $F800 ; DMA Request Source Mask (DRS0-DRS4) M DRS0 EQU 11 ;DMA Request Source bit 0 ``` | M_DRS1 | EQU | 12 | ;DMA Request Source bit 1 | |--------------------------------------------------------------|-----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M_DRS2 | EQU | 13 | ;DMA Request Source bit 2 | | M_DRS3 | EQU | 14 | ;DMA Request Source bit 3 | | M_DRS4 | EQU | 15 | ;DMA Request Source bit 4 | | M_DCON | EQU | 16 | ; DMA Continuous Mode | | M_DPR | EQU | \$60000 | ; DMA Channel Priority | | M_DPR0 | EQU | 17 | ; DMA Channel Priority Level (low) | | M_DPR1 | EQU | 18 | ; DMA Channel Priority Level (high) | | M_DTM | EQU | \$380000 | ; DMA Transfer Mode Mask (DTM2-DTM0) | | M_DTM0 | EQU | 19 | ; DMA Transfer Mode 0 | | M_DTM1 | EQU | 20 | ; DMA Transfer Mode 1 | | M_DTM2 | EQU | 21 | ; DMA Transfer Mode 2 | | M_DIE | EQU | 22 | ; DMA Interrupt Enable bit | | M_DE | EQU | 23 | ; DMA Channel Enable bit | | | | | | | ; | DMA Sta | tus Register | | | ;<br>M_DTD | DMA Sta | tus Register<br>\$3F | ; Channel Transfer Done Status MASK (DTD0-DTD5) | | | | | ; Channel Transfer Done Status MASK (DTD0-DTD5) ; DMA Channel Transfer Done Status 0 | | M_DTD M_DTD0 | EQU | \$3F | | | M_DTD M_DTD0 | EQU<br>EQU | \$3F<br>0 | ; DMA Channel Transfer Done Status 0 | | M_DTD M_DTD0 M_DTD1 | EQU<br>EQU | \$3F<br>0<br>1 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 | | M_DTD M_DTD0 M_DTD1 M_DTD2 | EQU<br>EQU<br>EQU | \$3F<br>0<br>1<br>2 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 | | M_DTD M_DTD1 M_DTD2 M_DTD3 | EQU<br>EQU<br>EQU<br>EQU | \$3F<br>0<br>1<br>2 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 ; DMA Channel Transfer Done Status 3 | | M_DTD0 M_DTD1 M_DTD2 M_DTD3 M_DTD4 | EQU EQU EQU EQU | \$3F<br>0<br>1<br>2<br>3 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 ; DMA Channel Transfer Done Status 3 ; DMA Channel Transfer Done Status 4 | | M_DTD0 M_DTD1 M_DTD2 M_DTD3 M_DTD4 M_DTD5 | EQU EQU EQU EQU EQU | \$3F<br>0<br>1<br>2<br>3<br>4 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 ; DMA Channel Transfer Done Status 3 ; DMA Channel Transfer Done Status 4 ; DMA Channel Transfer Done Status 5 | | M_DTD M_DTD1 M_DTD2 M_DTD3 M_DTD4 M_DTD5 M_DACT | EQU EQU EQU EQU EQU EQU | \$3F 0 1 2 3 4 5 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 ; DMA Channel Transfer Done Status 3 ; DMA Channel Transfer Done Status 4 ; DMA Channel Transfer Done Status 5 ; DMA Active State | | M_DTD M_DTD1 M_DTD2 M_DTD3 M_DTD4 M_DTD5 M_DACT M_DCH | EQU EQU EQU EQU EQU EQU EQU | \$3F<br>0<br>1<br>2<br>3<br>4<br>5<br>8<br>\$E00 | ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 ; DMA Channel Transfer Done Status 2 ; DMA Channel Transfer Done Status 3 ; DMA Channel Transfer Done Status 4 ; DMA Channel Transfer Done Status 5 ; DMA Active State ; DMA Active Channel Mask (DCHO-DCH2) | ## DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-10 Freescale Semiconductor ``` EQUATES for Phase Locked Loop (PLL) ----- Register Addresses Of PLL M PCTL EQU $FFFFFD ; PLL Control Register PLL Control Register $FFF ; Multiplication Factor Bits Mask (MF0-MF11) M MF EQU M MF0 EQU ;Multiplication Factor bit 0 M MF1 ;Multiplication Factor bit 1 EQU 1 M MF2 EQU 2 ;Multiplication Factor bit 2 M MF3 ;Multiplication Factor bit 3 EQU 3 M MF4 ;Multiplication Factor bit 4 EQU ;Multiplication Factor bit 5 M MF5 EQU 5 M MF6 EQU ;Multiplication Factor bit 6 M MF7 EQU ;Multiplication Factor bit 7 M MF8 EQU ;Multiplication Factor bit 8 8 ;Multiplication Factor bit 9 M MF9 EQU 9 M MF10 ;Multiplication Factor bit 10 EQU 10 M MF11 ;Multiplication Factor bit 11 EQU 11 ; Division Factor Bits Mask (DF0-DF2) M DF $7000 EQU M DF0 EQU 12 ;Division Factor bit 0 ;Division Factor bit 1 M DF1 EQU 13 M DF2 EQU 14 ;Division Factor bit 2 M XTLR EQU 15 ; XTAL Range select bit M XTLD EQU ; XTAL Disable Bit 16 M PSTP EQU 17 ; STOP Processing State Bit ``` ``` M PEN EQU ; PLL Enable Bit ; PLL Clock Output Disable Bit M COD EQU 19 M PD EQU $F00000 ; PreDivider Factor Bits Mask (PD0-PD3) M PD0 EOU 20 ;PreDivider Factor bit 0 M PD1 EQU 21 ;PreDivider Factor bit 1 M PD2 EQU 22 ;PreDivider Factor bit 2 M PD3 ;PreDivider Factor bit 3 EQU 23 EQUATES for BIU ;----- Register Addresses Of BIU M BCR EQU $FFFFFB ; Bus Control Register M DCR ; DRAM Control Register EQU $FFFFFA M AARO EQU $FFFFF9 ; Address Attribute Register 0 M AAR1 EQU $FFFFF8 ; Address Attribute Register 1 M AAR2 EQU $FFFFF7 ; Address Attribute Register 2 M AAR3 EQU $FFFFF6 ; Address Attribute Register 3 ; ID Register M IDR EQU $FFFFF5 Bus Control Register M BAOW ; Area 0 Wait Control Mask (BA0W0-BA0W4) EQU $1F M BAOWO EQU ;Area 0 Wait Control Bit 0 ;Area 0 Wait Control Bit 1 M_BAOW1 EQU 1 M BAOW2 EQU ;Area 0 Wait Control Bit 2 M BAOW3 ;Area 0 Wait Control Bit 3 EQU M BAOW4 ;Area 0 Wait Control Bit 4 EQU ``` B-12 Freescale Semiconductor ``` M BA1W EQU $3E0 ; Area 1 Wait Control Mask (BA1W0-BA14) M BA1W0 ;Area 1 Wait Control Bit 0 EQU M BA1W1 EQU ;Area 1 Wait Control Bit 1 M BA1W2 7 ;Area 1 Wait Control Bit 2 EQU ;Area 1 Wait Control Bit 3 M BA1W3 EQU M BA1W4 EQU ;Area 1 Wait Control Bit 4 M BA2W EQU $1C00 ; Area 2 Wait Control Mask (BA2W0-BA2W2) M BA2W0 ;Area 2 Wait Control Bit 0 EQU 10 M BA2W1 ;Area 2 Wait Control Bit 1 EQU 11 M BA2W2 EQU 12 ;Area 2 Wait Control Bit 2 M BA3W EQU ; Area 3 Wait Control Mask (BA3W0-BA3W3) $E000 ;Area 3 Wait Control Bit 0 M BA3W0 EQU 13 M BA3W1 14 ;Area 3 Wait Control Bit 1 EQU M BA3W2 EQU ;Area 3 Wait Control Bit 2 15 M BDFW ; Default Area Wait Control Mask (BDFW0-BDFW4) EQU $1F0000 ;Default Area Wait Control bit 0 M BDFW0 EQU 16 M BDFW1 EQU 17 ;Default Area Wait Control bit 1 M BDFW2 EQU 18 ;Default Area Wait Control bit 2 M BDFW3 ;Default Area Wait Control bit 3 EQU 19 M BDFW4 EQU 20 ;Default Area Wait Control bit 4 M BBS EQU ; Bus State 21 M BLH EQU ; Bus Lock Hold 22 M BRH EQU 23 ; Bus Request Hold DRAM Control Register M BCW EQU $3 ; In Page Wait States Bits Mask (BCW0-BCW1) M BCW0 EQU 0 ; In Page Wait States Bit 0 M BCW1 EQU ; In Page Wait States Bit 1 M BRW EQU $C ; Out Of Page Wait States Bits Mask (BRW0-BRW1) ``` | M_BRW0 | EQU | 2 | ;Out of Page Wait States bit 0 | |--------|---------|-----------|-----------------------------------------------------------------| | M_BRW1 | EQU | 3 | ; Out of Page Wait States bit 1 | | M_BPS | EQU | \$300 | ; DRAM Page Size Bits Mask (BPS0-BPS1) | | M_BPS0 | EQU | 4 | ; DRAM Page Size Bits 0 | | M_BPS1 | EQU | 5 | ; DRAM Page Size Bits 1 | | M_BPLE | EQU | 11 | ; Page Logic Enable | | M_BME | EQU | 12 | ; Mastership Enable | | M_BRE | EQU | 13 | ; Refresh Enable | | M_BSTR | EQU | 14 | ; Software Triggered Refresh | | M_BRF | EQU | \$7F8000 | ; Refresh Rate Bits Mask (BRF0-BRF7) | | M_BRF0 | EQU | 15 | ; Refresh Rate Bit 0 | | M_BRF1 | EQU | 16 | ; Refresh Rate Bit 1 | | M_BRF2 | EQU | 17 | ; Refresh Rate Bit 2 | | M_BRF3 | EQU | 18 | ; Refresh Rate Bit 3 | | M_BRF4 | EQU | 19 | ; Refresh Rate Bit 4 | | M_BRF5 | EQU | 20 | ; Refresh Rate Bit 5 | | M_BRF6 | EQU | 21 | ; Refresh Rate Bit 6 | | M_BRF7 | EQU | 22 | ; Refresh Rate Bit 7 | | M_BRP | EQU | 23 | ; Refresh prescaler | | ; | Address | Attribute | Registers | | M_BAT | EQU | \$3 | ; External Access Type and Pin Definition Bits Mask (BATO-BAT1) | | M_BAT0 | EQU | 0 | ; External Access Type and Pin Definition Bits 0 | | M_BAT1 | EQU | 1 | ; External Access Type and Pin Definition Bits 1 | | M_BAAP | EQU | 2 | ; Address Attribute Pin Polarity | | M_BPEN | EQU | 3 | ; Program Space Enable | | M_BXEN | EQU | 4 | ; X Data Space Enable | | M_BYEN | EQU | 5 | ; Y Data Space Enable | B-14 Freescale Semiconductor ``` M BAM EQU ; Address Muxing 6 M BPAC ; Packing Enable EQU M BNC EQU $F00 ; Number of Address Bits to Compare Mask (BNCO-BNC3) M BNC0 ; Number of Address Bits to Compare 0 EQU 8 M BNC1 ; Number of Address Bits to Compare 1 EQU M BNC2 EQU ; Number of Address Bits to Compare 2 10 M BNC3 ; Number of Address Bits to Compare 3 EQU 11 M BAC ; Address to Compare Bits Mask (BACO-BAC11) EQU $FFF000 M BACO ; Address to Compare Bits 0 EQU 12 M BAC1 EQU 13 ; Address to Compare Bits 1 M BAC2 ; Address to Compare Bits 2 EQU 14 M BAC3 EQU 15 ; Address to Compare Bits 3 M BAC4 ; Address to Compare Bits 4 EQU 16 M BAC5 ; Address to Compare Bits 5 EQU 17 ; Address to Compare Bits 6 M BAC6 EQU 18 ; Address to Compare Bits 7 M BAC7 EQU 19 M BAC8 EQU 20 ; Address to Compare Bits 8 M BAC9 EQU 21 ; Address to Compare Bits 9 M BAC10 ; Address to Compare Bits 10 EQU 22 M BAC11 EQU 23 ; Address to Compare Bits 11 control and status bits in SR ; M C EQU 0 ; Carry M_V EQU ; Overflow M Z EQU ; Zero M N EQU 3 ; Negative M U EQU ; Unnormalized ΜE EQU ; Extension МL EQU 6 ; Limit ``` | M_S | EQU | 7 | ; | Scaling Bit | |--------|---------|-----------------|----|----------------------------------------| | M_I0 | EQU | 8 | ; | Interupt Mask Bit 0 | | M_I1 | EQU | 9 | ; | Interupt Mask Bit 1 | | M_S0 | EQU | 10 | ; | Scaling Mode Bit 0 | | M_S1 | EQU | 11 | ; | Scaling Mode Bit 1 | | M_SC | EQU | 13 | ; | Sixteen_Bit Compatibility | | M_DM | EQU | 14 | ; | Double Precision Multiply | | M_LF | EQU | 15 | ; | DO-Loop Flag | | M_FV | EQU | 16 | ; | DO-Forever Flag | | M_SA | EQU | 17 | ; | Sixteen-Bit Arithmetic | | M_CE | EQU | 19 | ; | Instruction Cache Enable | | M_SM | EQU | 20 | ; | Arithmetic Saturation | | M_RM | EQU | 21 | ; | Rounding Mode | | M_CP | EQU | \$c00000 | ; | mask for CORE-DMA priority bits in SR | | M_CP0 | EQU | 22 | ; | bit 0 of priority bits in SR | | M_CP1 | EQU | 23 | ; | bit 1 of priority bits in SR | | ; | control | and status bits | in | OMR | | M_MA | EQU | 0 | ; | Operating Mode A | | M_MB | EQU | 1 | ; | Operating Mode B | | M_MC | EQU | 2 | ; | Operating Mode C | | M_MD | EQU | 3 | ; | Operating Mode D | | M_EBD | EQU | 4 | ; | External Bus Disable bit in OMR | | M_SD | EQU | 6 | ; | Stop Delay | | M_MS | EQU | 7 | | ;Memory Switch Mode | | M_CDP | EQU | \$300 | ; | mask for CORE-DMA priority bits in OMR | | M_CDP0 | EQU | 8 | ; | bit 0 of priority bits in OMR Core DMA | | M_CDP1 | EQU | 9 | ; | bit 1 of priority bits in OMR Core DMA | ## DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-16 Freescale Semiconductor ``` EQU M BE 10 ; Burst Enable M TAS EQU 11 ; TA Synchronize Select M BRT EQU 12 ; Bus Release Timing M ABE ; Async. Bus Arbitration Enable EQU 13 M APD ;Addess Priority Disable EQU 14 M ATE ;Address Tracing Enable EQU 15 M XYS ; Stack Extension space select bit in OMR. EQU M EUN EQU ; Extensed stack UNderflow flag in OMR. 17 M EOV ; Extended stack OVerflow flag in OMR. EQU 18 M WRP EQU 19 ; Extended WRaP flag in OMR. M SEN EQU 20 ; Stack Extension Enable bit in OMR. M PAEN EQU 23 ; Patch Enable ; EQUATES for DAX (SPDIF Tx) Register Addresses M XSTR EQU $FFFFD4 ; DAX Status Register (XSTR) M XADRB EQU $FFFFD3 ; DAX Audio Data Register B (XADRB) M XADR ;DAX Audio Data Register (XADR) EQU $FFFFD2 M XADRA EQU $FFFFD2 ; DAX Audio Data Register A (XADRA) M XNADR EQU $FFFFD1 ; DAX Non-Audio Data Register (XNADR) M XCTR EQU $FFFFD0 ; DAX Control Register (XCTR) status bits in XSTR M XADE ; DAX Audio Data Register Empty (XADE) EOU M XAUR EQU ; DAX Trasmit Underrun Error Flag (XAUR) ``` ``` M XBLK EQU ; DAX Block Transferred (XBLK) non-audio bits in XNADR M XVA EQU ; DAX Channel A Validity (XVA) 10 AUX M EOU ; DAX Channel A User Data (XUA) 11 M XCA ; DAX Channel A Channel Status (XCA) EQU 12 M XVB EQU ; DAX Channel B Validity (XVB) 13 M XUB ; DAX Channel B User Data (XUB) EQU 14 M XCB ; DAX Channel B Channel Status (XCB) EQU 15 control bits in XCTR M XDIE EOU ; DAX Audio Data Register Empty Interrupt Enable (XDIE) M XUIE EQU ; DAX Underrun Error Interrupt Enable (XUIE) M XBIE ; DAX Block Transferred Interrupt Enable (XBIE) EQU M XCS0 ; DAX Clock Input Select 0 (XCS0) EQU M XCS1 ; DAX Clock Input Select 1 (XCS1) EQU M XSB EQU ; DAX Start Block (XSB) _____ EQUATES for SHI ;------ Register Addresses ; SHI Receive FIFO (HRX) M HRX EQU $FFFF94 M_HTX EQU $FFFF93 ; SHI Transmit Register (HTX) M HSAR EQU $FFFF92 ; SHI I2C Slave Address Register (HSAR) M HCSR $FFFF91 ; SHI Control/Status Register (HCSR) EQU M HCKR EQU ; SHI Clock Control Register (HCKR) $FFFF90 ``` ### DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-18 Freescale Semiconductor | ; | HSAR bit | cs | | |---------|-----------|-----------------|-------------------------------------------| | M_HA6 | EQU | 23 | ; SHI I2C Slave Address (HA6) | | M_HA5 | EQU | 22 | ; SHI I2C Slave Address (HA5) | | M_HA4 | EQU | 21 | ; SHI I2C Slave Address (HA4) | | M_HA3 | EQU | 20 | ; SHI I2C Slave Address (HA3) | | M_HA1 | EQU | 18 | ; SHI I2C Slave Address (HA1) | | ; | control a | and status bits | n HCSR | | M_HBUSY | EQU | 22 | ; SHI Host Busy (HBUSY) | | M_HBER | EQU | 21 | ; SHI Bus Error (HBER) | | M_HROE | EQU | 20 | ; SHI Receive Overrun Error (HROE) | | M_HRFF | EQU | 19 | ; SHI Receivr FIFO Full (HRFF) | | M_HRNE | EQU | 17 | ; SHI Receive FIFO Not Empty (HRNE) | | M_HTDE | EQU | 15 | ; SHI Host Transmit data Empty (HTDE) | | M_HTUE | EQU | 14 | ; SHI Host Transmit Underrun Error (HTUE) | | M_HRIE1 | EQU | 13 | ; SHI Receive Interrupt Enable (HRIE1) | | M_HRIE0 | EQU | 12 | ; SHI Receive Interrupt Enable (HRIE0) | | M_HTIE | EQU | 11 | ; SHI Transmit Interrupt Enable (HTIE) | | M_HBIE | EQU | 10 | ; SHI Bus-Error Interrupt Enable (HBIE) | | M_HIDLE | EQU | 9 | ; SHI Idle (HIDLE) | | M_HRQE1 | EQU | 8 | ; SHI Host Request Enable (HRQE1) | | M_HRQE0 | EQU | 7 | ; SHI Host Request Enable (HRQE0) | | M_HMST | EQU | 6 | ; SHI Master Mode (HMST) | | M_HFIFO | EQU | 5 | ; SHI FIFO Enable Control (HFIFO) | | M_HCKFR | EQU | 4 | ; SHI Clock Freeze (HCKFR) | | M_HM1 | EQU | 3 | ; SHI Serial Host Interface Mode (HM1) | | M_HMO | EQU | 2 | ; SHI Serial Host Interface Mode (HMO) | | M_HI2C | EQU | 1 | ; SHI I2c/SPI Selection (HI2C) | | M_HEN | EQU | 0 | ; SHI Host Enable (HEN) | ``` control bits in HCKR M HFM1 EQU 13 ; SHI Filter Model (HFM1) M HFMO EQU ; SHI Filter Model (HFM0) 12 M HDM7 EOU ; SHI Divider Modulus Select (HDM7) 10 M HDM6 ; SHI Divider Modulus Select (HDM6) EQU M HDM5 EQU ; SHI Divider Modulus Select (HDM5) M HDM4 EOU ; SHI Divider Modulus Select (HDM4) M HDM3 ; SHI Divider Modulus Select (HDM3) EQU M HDM2 EQU ; SHI Divider Modulus Select (HDM2) M HDM1 EQU ; SHI Divider Modulus Select (HDM1) M HDMO EQU ; SHI Divider Modulus Select (HDM0) M HRS EQU ; SHI Prescalar Rate Select (HRS) M CPOL ; SHI Clock Polarity (CPOL) EQU M CPHA EQU ; SHI Clock Phase (CPHA) ;----- EQUATES for ESAI 1 Registers ; register bit equates can be the same as for the ESAI register bit equates. Register Addresses M EMUXR EQU $FFFFAF ; MUX PIN CONTROL REGISTER (EMUXR) M RSMB 1 EQU $FFFF9C ; ESAI 1 Receive Slot Mask Register B (RSMB 1) M_RSMA_1 EQU $FFFF9B ; ESAI_1 Receive Slot Mask Register A (RSMA_1) M TSMB 1 EQU $FFFF9A ; ESAI 1 Transmit Slot Mask Register B (TSMB 1) M TSMA 1 EQU $FFFF99 ; ESAI 1 Transmit Slot Mask Register A (TSMA 1) M RCCR 1 EQU ; ESAI 1 Receive Clock Control Register (RCCR 1) $FFFF98 ``` ### DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-20 Freescale Semiconductor ``` M RCR 1 EQU ; ESAI 1 Receive Control Register (RCR 1) $FFFF97 M TCCR 1 EQU ; ESAI 1 Transmit Clock Control Register (TCCR 1) $FFFF96 M TCR 1 EQU $FFFF95 ; ESAI 1 Transmit Control Register (TCR 1) M SAICR 1 EQU ; ESAI 1 Control Register (SAICR 1) $FFFF94 M SAISR 1 EQU ; ESAI 1 Status Register (SAISR 1) $FFFF93 M RX3 1 EQU ; ESAI 1 Receive Data Register 3 (RX3 1) $FFFF8B M RX2 1 EQU ; ESAI 1 Receive Data Register 2 (RX2 1) $FFFF8A M RX1 1 EQU $FFFF89 ; ESAI_1 Receive Data Register 1 (RX1_1) M RXO 1 EQU ; ESAI 1 Receive Data Register 0 (RX0 1) $FFFF88 M TSR 1 EQU $FFFF86 ; ESAI 1 Time Slot Register (TSR 1) M TX5 1 EQU $FFFF85 ; ESAI 1 Transmit Data Register 5 (TX5 1) M TX4 1 EQU $FFFF84 ; ESAI 1 Transmit Data Register 4 (TX4 1) M TX3 1 EQU ; ESAI 1 Transmit Data Register 3 (TX3 1) $FFFF83 M TX2 1 EQU ; ESAI 1 Transmit Data Register 2 (TX2 1) $FFFF82 M TX1 1 EQU ; ESAI 1 Transmit Data Register 1 (TX1 1) $FFFF81 M TX0 1 EQU $FFFF80 ; ESAI 1 Transmit Data Register 0 (TXO 1) EQUATES for ESAI ______ Register Addresses M RSMB EQU $FFFFBC ; ESAI Receive Slot Mask Register B (RSMB) M RSMA ; ESAI Receive Slot Mask Register A (RSMA) EQU $FFFFBB M TSMB ; ESAI Transmit Slot Mask Register B (TSMB) EQU $FFFFBA M TSMA $FFFFB9 ; ESAI Transmit Slot Mask Register A (TSMA) EOU M RCCR EQU $FFFFB8 ; ESAI Receive Clock Control Register (RCCR) ``` | M_RCR | EQU | \$FFFFB7 | ; ESAI Receive Control Register (RCR) | | | |----------------------|-----|----------|----------------------------------------------|----|--| | M_TCCR | EQU | \$FFFFB6 | ; ESAI Transmit Clock Control Register (TCCR | .) | | | M_TCR | EQU | \$FFFFB5 | ; ESAI Transmit Control Register (TCR) | | | | M_SAICR | EQU | \$FFFFB4 | ; ESAI Control Register (SAICR) | | | | M_SAISR | EQU | \$FFFFB3 | ; ESAI Status Register (SAISR) | | | | M_RX3 | EQU | \$FFFFAB | ; ESAI Receive Data Register 3 (RX3) | | | | M_RX2 | EQU | \$FFFFAA | ; ESAI Receive Data Register 2 (RX2) | | | | M_RX1 | EQU | \$FFFFA9 | ; ESAI Receive Data Register 1 (RX1) | | | | M_RX0 | EQU | \$FFFFA8 | ; ESAI Receive Data Register 0 (RX0) | | | | M_TSR | EQU | \$FFFFA6 | ; ESAI Time Slot Register (TSR) | | | | M_TX5 | EQU | \$FFFFA5 | ; ESAI Transmit Data Register 5 (TX5) | | | | M_TX4 | EQU | \$FFFFA4 | ; ESAI Transmit Data Register 4 (TX4) | | | | M_TX3 | EQU | \$FFFFA3 | ; ESAI Transmit Data Register 3 (TX3) | | | | M_TX2 | EQU | \$FFFFA2 | ; ESAI Transmit Data Register 2 (TX2) | | | | M_TX1 | EQU | \$FFFFA1 | ; ESAI Transmit Data Register 1 (TX1) | | | | M_TXO | EQU | \$FFFFA0 | ; ESAI Transmit Data Register 0 (TX0) | | | | ; RSMB Register bits | | | | | | | M_RS31 | EQU | 15 | ; ESAI | | | | M_RS30 | EQU | 14 | ; ESAI | | | | M_RS29 | EQU | 13 | ; ESAI | | | | M_RS28 | EQU | 12 | ; ESAI | | | | M_RS27 | EQU | 11 | ; ESAI | | | | M_RS26 | EQU | 10 | ; ESAI | | | | M_RS25 | EQU | 9 | ; ESAI | | | | M_RS24 | EQU | 8 | ; ESAI | | | | M_RS23 | EQU | 7 | ; ESAI | | | | M_RS22 | EQU | 6 | ; ESAI | | | B-22 Freescale Semiconductor | M_RS21 | EQU | 5 | | i | ; | ESAI | |--------|------|----------|------|---|---|------| | M_RS20 | EQU | 4 | | i | ; | ESAI | | M_RS19 | EQU | 3 | | i | ; | ESAI | | M_RS18 | EQU | 2 | | i | ; | ESAI | | M_RS17 | EQU | 1 | | i | ; | ESAI | | M_RS16 | EQU | 0 | | i | ; | ESAI | | ; | RSMA | Register | bits | | | | | M_RS15 | EQU | 15 | | i | ; | ESAI | | M_RS14 | EQU | 14 | | i | ; | ESAI | | M_RS13 | EQU | 13 | | i | ; | ESAI | | M_RS12 | EQU | 12 | | i | ; | ESAI | | M_RS11 | EQU | 11 | | i | ; | ESAI | | M_RS10 | EQU | 10 | | i | ; | ESAI | | M_RS9 | EQU | 9 | | i | ; | ESAI | | M_RS8 | EQU | 8 | | i | ; | ESAI | | M_RS7 | EQU | 7 | | i | ; | ESAI | | M_RS6 | EQU | 6 | | i | ; | ESAI | | M_RS5 | EQU | 5 | | i | ; | ESAI | | M_RS4 | EQU | 4 | | i | ; | ESAI | | M_RS3 | EQU | 3 | | i | ; | ESAI | | M_RS2 | EQU | 2 | | i | ; | ESAI | | M_RS1 | EQU | 1 | | i | ; | ESAI | | M_RS0 | EQU | 0 | | i | ; | ESAI | | ; | TSMB | Register | bits | | | | | M_TS31 | EQU | 15 | | i | ; | ESAI | | M_TS30 | EQU | 14 | | i | ; | ESAI | | M_TS29 | EQU | 13 | | i | ; | ESAI | | M_TS28 | EQU | 12 | | i | ; | ESAI | | | | | | | | | Freescale Semiconductor B-23 ## **Equates** | M_TS27 | EQU | 11 | ; ESAI | |--------|---------|--------------|--------| | M_TS26 | EQU | 10 | ; ESAI | | M_TS25 | EQU | 9 | ; ESAI | | M_TS24 | EQU | 8 | ; ESAI | | M_TS23 | EQU | 7 | ; ESAI | | M_TS22 | EQU | 6 | ; ESAI | | M_TS21 | EQU | 5 | ; ESAI | | M_TS20 | EQU | 4 | ; ESAI | | M_TS19 | EQU | 3 | ; ESAI | | M_TS18 | EQU | 2 | ; ESAI | | M_TS17 | EQU | 1 | ; ESAI | | M_TS16 | EQU | 0 | ; ESAI | | ; | TSMA Re | egister bits | | | M_TS15 | EQU | 15 | ; ESAI | | M_TS14 | EQU | 14 | ; ESAI | | M_TS13 | EQU | 13 | ; ESAI | | M_TS12 | EQU | 12 | ; ESAI | | M_TS11 | EQU | 11 | ; ESAI | | M_TS10 | EQU | 10 | ; ESAI | | M_TS9 | EQU | 9 | ; ESAI | | M_TS8 | EQU | 8 | ; ESAI | | M_TS7 | EQU | 7 | ; ESAI | | M_TS6 | EQU | 6 | ; ESAI | | M_TS5 | EQU | 5 | ; ESAI | | M_TS4 | EQU | 4 | ; ESAI | | M_TS3 | EQU | 3 | ; ESAI | | M_TS2 | EQU | 2 | ; ESAI | B-24 Freescale Semiconductor | M_TS1 | EQU | 1 | ; ESAI | |---------|----------|------------|------------| | M_TSO | EQU | 0 | ; ESAI | | ; | RCCR Reg | ister bits | | | M_RHCKD | EQU | 23 | ; ESAI | | M_RFSD | EQU | 22 | ; ESAI | | M_RCKD | EQU | 21 | ; ESAI | | M_RHCKP | EQU | 20 | ;ESAI | | M_RFSP | EQU | 19 | ; ESAI | | M_RCKP | EQU | 18 | ;ESAI | | M_RFP | EQU | \$3C000 | ;ESAI MASK | | M_RFP3 | EQU | 17 | ; ESAI | | M_RFP2 | EQU | 16 | ; ESAI | | M_RFP1 | EQU | 15 | ; ESAI | | M_RFP0 | EQU | 14 | ; ESAI | | M_RDC | EQU | \$3E00 | ;ESAI MASK | | M_RDC4 | EQU | 13 | ; ESAI | | M_RDC3 | EQU | 12 | ; ESAI | | M_RDC2 | EQU | 11 | ; ESAI | | M_RDC1 | EQU | 10 | ; ESAI | | M_RDC0 | EQU | 9 | ; ESAI | | M_RPSR | EQU | 8 | ; ESAI | | M_RPM | EQU | \$FF | | | M_RPM7 | EQU | 7 | ; ESAI | | M_RPM6 | EQU | 6 | ; ESAI | | M_RPM5 | EQU | 5 | ; ESAI | | M_RPM4 | EQU | 4 | ; ESAI | | M_RPM3 | EQU | 3 | ; ESAI | | M_RPM2 | EQU | 2 | ; ESAI | Freescale Semiconductor B-25 ## **Equates** | M_RPM1 | EQU | 1 | ; ESAI | |---------|---------|--------------|------------| | M_RPM0 | EQU | 0 | ; ESAI | | ; | RCR Reg | gister bits | | | M_RLIE | EQU | 23 | ; ESAI | | M_RIE | EQU | 22 | ; ESAI | | M_REDIE | EQU | 21 | ; ESAI | | M_REIE | EQU | 20 | ; ESAI | | M_RPR | EQU | 19 | ; ESAI | | M_RFSR | EQU | 16 | ; ESAI | | M_RFSL | EQU | 15 | ; ESAI | | M_RSWS | EQU | \$7C00 | ;ESAI MASK | | M_RSWS4 | EQU | 14 | ; ESAI | | M_RSWS3 | EQU | 13 | ; ESAI | | M_RSWS2 | EQU | 12 | ; ESAI | | M_RSWS1 | EQU | 11 | ; ESAI | | M_RSWS0 | EQU | 10 | ; ESAI | | M_RMOD | EQU | \$300 | | | M_RMOD1 | EQU | 9 | ; ESAI | | M_RMOD0 | EQU | 8 | ; ESAI | | M_RWA | EQU | 7 | ; ESAI | | M_RSHFD | EQU | 6 | ; ESAI | | M_RE | EQU | \$F | | | M_RE3 | EQU | 3 | ; ESAI | | M_RE2 | EQU | 2 | ; ESAI | | M_RE1 | EQU | 1 | ; ESAI | | M_REO | EQU | 0 | ; ESAI | | ; | TCCR Re | egister bits | | B-26 Freescale Semiconductor | M_THCKD | EQU | 23 | ; ESAI | |---------|---------|------------|--------| | M_TFSD | EQU | 22 | ; ESAI | | M_TCKD | EQU | 21 | ; ESAI | | M_THCKP | EQU | 20 | ;ESAI | | M_TFSP | EQU | 19 | ; ESAI | | M_TCKP | EQU | 18 | ; ESAI | | M_TFP | EQU | \$3C000 | | | M_TFP3 | EQU | 17 | ; ESAI | | M_TFP2 | EQU | 16 | ; ESAI | | M_TFP1 | EQU | 15 | ; ESAI | | M_TFP0 | EQU | 14 | ; ESAI | | M_TDC | EQU | \$3E00 | ; | | M_TDC4 | EQU | 13 | ; ESAI | | M_TDC3 | EQU | 12 | ; ESAI | | M_TDC2 | EQU | 11 | ; ESAI | | M_TDC1 | EQU | 10 | ; ESAI | | M_TDC0 | EQU | 9 | ; ESAI | | M_TPSR | EQU | 8 | ; ESAI | | M_TPM | EQU | \$FF | ; | | M_TPM7 | EQU | 7 | ; ESAI | | M_TPM6 | EQU | 6 | ; ESAI | | M_TPM5 | EQU | 5 | ; ESAI | | M_TPM4 | EQU | 4 | ; ESAI | | M_TPM3 | EQU | 3 | ; ESAI | | M_TPM2 | EQU | 2 | ; ESAI | | M_TPM1 | EQU | 1 | ; ESAI | | M_TPM0 | EQU | 0 | ; ESAI | | ; | TCR Reg | ister bits | | Freescale Semiconductor B-27 ## **Equates** | M_TLIE | EQU | 23 | ; ESAI | | |---------|---------|---------------|--------|----| | M_TIE | EQU | 22 | ; ESAI | | | M_TEDIE | EQU | 21 | ; ESAI | | | M_TEIE | EQU | 20 | ; ESAI | | | M_TPR | EQU | 19 | ; ES | ΑI | | M_PADC | EQU | 17 | ; ES | ΑI | | M_TFSR | EQU | 16 | ; ESAI | | | M_TFSL | EQU | 15 | ; ESAI | | | M_TSWS | EQU | \$7C00 | | | | M_TSWS4 | EQU | 14 | ; ESAI | | | M_TSWS3 | EQU | 13 | ; ESAI | | | M_TSWS2 | EQU | 12 | ; ESAI | | | M_TSWS1 | EQU | 11 | ; ESAI | | | M_TSWS0 | EQU | 10 | ; ESAI | | | M_TMOD | EQU | \$300 | | | | M_TMOD1 | EQU | 9 | ; ESAI | | | M_TMOD0 | EQU | 8 | ; ESAI | | | M_TWA | EQU | 7 | ; ESAI | | | M_TSHFD | EQU | 6 | ; ESAI | | | M_TEM | EQU | \$3F | | | | M_TE5 | EQU | 5 | ; ESAI | | | M_TE4 | EQU | 4 | ; ESAI | | | M_TE3 | EQU | 3 | ; ESAI | | | M_TE2 | EQU | 2 | ; ESAI | | | M_TE1 | EQU | 1 | ; ESAI | | | M_TEO | EQU | 0 | ; ESAI | | | ; | control | bits of SAICR | | | ## DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-28 Freescale Semiconductor | M_ALC | EQU | 8 | ;ESAI | | | | |------------------------|-------|------------|-------------|--------------------------|--|--| | M_TEBE | EQU | 7 | ; ESAI | | | | | M_SYN | EQU | 6 | ; ESAI | | | | | M_OF2 | EQU | 2 | ; ESAI | | | | | M_OF1 | EQU | 1 | ; ESAI | | | | | M_OF0 | EQU | 0 | ; ESAI | | | | | ; status bits of SAISR | | | | | | | | M_TODE | EQU | 17 | ; ESAI | | | | | M_TEDE | EQU | 16 | ; ESAI | | | | | M_TDE | EQU | 15 | ; ESAI | | | | | M_TUE | EQU | 14 | ; ESAI | | | | | M_TFS | EQU | 13 | ; ESAI | | | | | M_RODF | EQU | 10 | ; ESAI | | | | | M_REDF | EQU | 9 | ; ESAI | | | | | M_RDF | EQU | 8 | ; ESAI | | | | | M_ROE | EQU | 7 | ; ESAI | | | | | M_RFS | EQU | 6 | ; ESAI | | | | | M_IF2 | EQU | 2 | ; ESAI | | | | | M_IF1 | EQU | 1 | ; ESAI | | | | | M_IF0 | EQU | 0 | ; ESAI | | | | | ; | | | | | | | | ; | | | | | | | | ; | EQUAT | ES for H | 80IO | | | | | ; | | | | | | | | ; | | | | | | | | ; | Regis | ster Addre | esses | | | | | | | | | | | | | M_HOTX | EQU | J \$FFI | FFC7 ; HOST | Transmit Register (HOTX) | | | Freescale Semiconductor B-29 #### **Equates** ``` M HORX ; HOST Receive Register (HORX) $FFFFC6 ; HOST Base Address Register (HBAR) M HBAR EQU $FFFFC5 M HPCR EQU $FFFFC4 ; HOST Port Control Register (HPCR) ; HOST Status Register (HSR) M HSR EOU $FFFFC3 M HCR $FFFFC2 ; HOST Control Register (HCR) EQU HCR bits M HRIE EQU $0 ; HOST Receive interrupts Enable M HOTIE EQU $1 ; HOST Transmit Interrupt Enable M HCIE EQU $2 ; HOST Command Interrupt Enable M HF2 EQU $3 ; HOST Flag 2 M HF3 ; HOST Flag 3 EQU $4 M HODMO EQU ; HOST DMA Mode Control Bit 0 $5 M HODM1 $6 ; HOST DMA Mode Control Bit 1 EQU M HODM2 ; HOST DMA Mode Control Bit 2 EQU $7 HSR bits M HRDF EQU $0 ; HOST Receive Data Full M HOTDE EQU $1 ; HOST Receive Data Emptiy ; HOST Command Pending M HCP EQU $2 ; HOST Flag 0 M HFO EQU $3 M HF1 EQU ; HOST Flag 1 $4 M DMA EQU ; HOST DMA Status $7 HPCR bits M HGEN EQU $0 ; HOST Port Enable M HA8EN EQU ; HOST Address 8 Enable $1 M HA9EN EQU ; HOST Address 9 Enable $2 ``` #### DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 B-30 Freescale Semiconductor ``` M HCSEN EQU ; HOST Chip Select Enable $3 M HREN ; HOST Request Enable EQU $4 M HAEN EQU $5 ; HOST Acknowledge Enable M HOEN $6 ; HOST Enable EQU ; HOST Request Open Dranin mode M HROD EQU $8 M HDSP EQU $9 ; HOST Data Strobe Polarity M HASP EQU ; HOST Address Strobe Polarity $a M HMUX ; HOST Multiplexed bus select EQU $b M HDDS EQU ; HOST Double/Single Strobe select $c M HCSP EQU $d ; HOST Chip Select Polarity M HRP ; HOST Request Polarity EQU $e M HAP EQU $f ; HOST Acknowledge Polarity HBAR BITS M BA EQU $FF M BA10 7 EQU M BA9 EQU 6 M BA8 EQU M BA7 EQU M BA6 EQU 3 M BA5 EQU 2 M BA4 EQU м ваз EQU EQUATES for TIMER ;----- Register Addresses Of TIMERO ``` Freescale Semiconductor B-31 #### **Equates** ``` ; TIMERO Control/Status Register M TCSR0 EQU $FFFF8F M TLRO ; TIMERO Load Reg EQU $FFFF8E M TCPR0 EQU $FFFF8D ; TIMERO Compare Register ; TIMERO Count Register M TCR0 EOU $FFFF8C Register Addresses Of TIMER1 M TCSR1 EQU $FFFF8B ; TIMER1 Control/Status Register M TLR1 ; TIMER1 Load Reg EQU $FFFF8A M TCPR1 $FFFF89 ; TIMER1 Compare Register EQU M TCR1 EQU $FFFF88 ; TIMER1 Count Register Register Addresses Of TIMER2 M TCSR2 ; TIMER2 Control/Status Register EQU $FFFF87 M TLR2 EQU $FFFF86 ; TIMER2 Load Reg M TCPR2 ; TIMER2 Compare Register EQU $FFFF85 M TCR2 ; TIMER2 Count Register EQU $FFFF84 M TPLR ; TIMER Prescaler Load Register EQU $FFFF83 M TPCR EQU $FFFF82 ; TIMER Prescalar Count Register Timer Control/Status Register Bit Flags M TE EQU ; Timer Enable M TOIE EQU ; Timer Overflow Interrupt Enable ; Timer Compare Interrupt Enable M TCIE EQU M TC EQU ; Timer Control Mask (TC0-TC3) $F0 M INV ; Inverter Bit EQU M TRM EQU ; Timer Restart Mode ; Direction Bit M_DIR EQU 11 M DI EQU 12 ; Data Input M DO ; Data Output EQU 13 M PCE ; Prescaled Clock Enable EQU 15 ``` B-32 Freescale Semiconductor ``` M_{TOF} EQU 20 ; Timer Overflow Flag M_{TCF} EQU 21 ; Timer Compare Flag ; Timer Prescaler Register Bit Flags M PS EQU $600000 ; Prescaler Source Mask M_PSO EQU 21 M_PS1 EQU 22 Timer Control Bits M_TCO EQU ; Timer Control 0 M TC1 EQU 5 ; Timer Control 1 M TC2 EQU ; Timer Control 2 м тсз EQU 7 ; Timer Control 3 ;----- end of ioequ.asm ----- ``` Freescale Semiconductor B-33 **Equates** # **NOTES** # Appendix C JTAG BSDL ``` -- FILENAME : 56366TQFP revA.bsdl -- MOTOROLA SSDT JTAG SOFTWARE -- BSDL File Generated: Mon Jan 18 10:13:53 1999 -- Revision History: entity DSP56366 is generic (PHYSICAL PIN MAP : string := "TQFP144"); port ( TDO:out bit; TDI:in bit; TMS:in bit; TCK:in bit; SCK:inout bit; SDO0:inout bit; SDO1:inout bit; SDOI23:inout bit; PINIT:in bit; SDOI32:inout bit; SVCC: linkage bit vector(0 to 1); SGND: linkage bit vector(0 to 1); SDOI41:inout bit; SDOI50:inout bit; FST:inout bit; FSR:inout bit; SCKT:inout bit; SCKR:inout bit; HSCKT:inout bit; HSCKR:inout bit; QVCC:linkage bit vector(0 to 3); QGND:linkage bit vector(0 to 3); QVCCH: linkage bit vector(0 to 2); bit vector(0 to 15); HP:inout ADO:inout bit; ACI:inout bit; TIO:inout bit; HVCC: linkage bit; HGND:linkage bit; SS :in bit; HREQ :inout bit; RESET :in bit; PVCC: linkage bit; PCAP: linkage bit; PGND:linkage bit; AA:out bit vector(0 to 2); ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor C-1 #### **JTAG BSDL** ``` CAS :out bit; EXTAL:in bit; CVCC:linkage bit_vector(0 to 1); CGND:linkage bit_vector(0 to 1); TA :in bit; BR :buffer bit; BB :inout bit; WR :out bit; RD :out bit; BG :in bit; bit_vector(0 to 17); A:out AVCC:linkage bit_vector(0 to 2); AGND: linkage bit vector(0 to 3); bit vector(0 to 23); D:inout DVCC:linkage bit_vector(0 to 3); DGND: linkage bit vector(0 to 3); MODD:in bit; MODC:in bit; MODB:in bit; MODA:in bit; MOSI:inout bit; SDA:inout bit; SDO41 1:inout bit; SDO50 1:inout bit; FST 1:inout bit; FSR 1:inout bit; SCKR 1:inout bit; SCKT 1:inout bit); use STD 1149 1 1994.all; attribute COMPONENT CONFORMANCE of DSP56366 : entity is "STD 1149 1 1993"; attribute PIN MAP of DSP56366 : entity is PHYSICAL PIN MAP; constant TQFP144 : PIN MAP STRING := "SCK: 1, " & 2, " & "SS : 3, " & "HREQ : 4, " & "SD00: 5, " & "SD01: 6, " & "SDOI23: 7, " & "SDOI32: (8, 25), " & "SVCC: "SGND: (9, 26), " & 10, " & "SDOI41: 11, " & "SDOI50: 12, " & "FST: 13, " & "FSR: "SCKT: 14, " & 15, " & "SCKR: 16, " & "HSCKT: "HSCKR: 17, " & (18, 56, 91, 126), " & "QVCC: "QGND: (19, 54, 90, 127), " & ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 C-2 Freescale Semiconductor ``` "OVCCH: (20, 49, 95), " & "HP: (43,\ 42,\ 41,\ 40,\ 37,\ 36,\ 35,\ 34,\ 33,\ 32,\ 31,\ 22,\ 21,\ 30,\ 24,\ 23)\,,\ "\ \& "ADO: 27, " & 28, " & "ACI: "TIO: 29, " & "HVCC: 38, " & 39, " & "HGND: "RESET : 44, " & "PVCC: 45, " & "PCAP: 46, " & "PGND: 47, " & 48, " & "SDO50 1: 50, " & "FST 1: "AA: (70, 69, 51), " & 52, " & "CAS : 53, " & "SCKT 1: 55, " & "EXTAL: "CVCC: (57, 65), " & "CGND: (58, 66), " & "FSR 1: 59, " & "SCKR 1: 60, " & "PINIT: 61, " & "TA_: 62, " & 63, " & "BR : 64, " & "BB : 67, " & "WR : 68, " & "RD : "BG : 71, " & "A: (72, 73, 76, 77, 78, 79, 82, 83, 84, 85, 88, 89, 92, 93, 94, 97, 98, 99), " & "AVCC: (74, 80, 86), " & "AGND: (75, 81, 87, 96), " & "D: (100, 101, 102, 105, 106, 107, 108, 109, 110, 113, 114, 115, 116, 117, 118, 121, " & "122, 123, 124, 125, 128, 131, 132, 133), " & "DVCC: (103, 111, 119, 129), " & "DGND: (104, 112, 120, 130), " & 134, " & "MODD: 135, " & "MODC: "MODB: 136, " & "MODA: 137, " & 138, " & "SDO41 1: "TDO: 139, " & "TDI: 140, " & 141, " & "TCK: "TMS: 142, " & 143, " & "MOSI: "SDA: 144 "; TDI : signal is true; attribute TAP SCAN IN of attribute TAP SCAN OUT of TDO : signal is true; attribute TAP SCAN MODE of TMS : signal is true; attribute TAP SCAN CLOCK of TCK: signal is (20.0e6, BOTH); attribute INSTRUCTION LENGTH of DSP56366 : entity is 4; ``` Freescale Semiconductor C-3 #### **JTAG BSDL** ``` attribute INSTRUCTION OPCODE of DSP56366 : entity is "EXTEST (0000)," & "SAMPLE (0001)," & (0010)," & "IDCODE "CLAMP (0101)," & "HIGHZ (0100)," & "ENABLE ONCE (0110)," & "DEBUG REQUEST(0111)," & "BYPASS (1111)"; attribute INSTRUCTION CAPTURE of DSP56366 : entity is "0001"; attribute IDCODE REGISTER of DSP56366 : entity is "0000" & -- version "000111" & -- manufacturer's use "0001001111" & -- sequence number "0000001110" & -- manufacturer identity "1"; -- 1149.1 requirement attribute REGISTER ACCESS of DSP56366 : entity is "ONCE [8] (ENABLE ONCE, DEBUG REQUEST) " ; attribute BOUNDARY LENGTH of DSP56366 : entity is 152; attribute BOUNDARY REGISTER of DSP56366 : entity is safe [ccell dis rslt] -- num cell port func " 0 1),"& (BC 1, *, control, Ο, "1 (BC 6, SDO41 1, bidir, Х, Z)," & 1, X),"& "2 (BC 1, MODA, input, "3 (BC 1, MODB, input, X),"& X),"& "4 (BC 1, MODC, input, "5 (BC 1, MODD, input, X)," & "6 (BC 6, D(23), bidir, 1, 15, 1, Z)," & "7 (BC 6, D(22), bidir, Х, 15, 1, Z),"& "8 bidir, 15, Z)," & (BC 6, D(21), Χ, 1, "9 (BC 6, D(20), bidir, 15, Z)," & Χ, 1, "10 (BC 6, D(19), Z),"& bidir, Х, 15, 1, "11 Z),"& (BC 6, D(18), 15, bidir, Х, 1, Z),"& "12 (BC 6, D(17), bidir, 15, Х, 1, "13 bidir, 15, Z)," & (BC 6, D(16), Х, 1, "14 (BC 6, D(15), bidir, Х, 15, 1, Z)," & 1),"& "15 (BC 1, *, control, "16 (BC 6, D(14), bidir, Χ, 15, 1, Z)," & "17 (BC 6, D(13), bidir, Х, 15, 1, Z)," & "18 (BC_6, D(12), bidir. Х. 15, 1, Z)," & "19 (BC 6, D(11), bidir, Х, 28, 1, Z)," & -- num cell port func safe [ccell dis rslt] "20 (BC_6, D(10), bidir, Χ, 28, 1, Z)," & "21 (BC 6, D(9), 28, Z)," & bidir, Х, 1, "22 (BC 6, D(8), bidir, 28, 1, Z)," & Х, "23 bidir, 28, Z)," & (BC 6, D(7), Χ, 1, "24 (BC 6, D(6), bidir, Х, 28, 1, Z)," & Z),"& "25 bidir, 28, (BC 6, D(5), Χ, 1, "26 Z)," & (BC 6, D(4), bidir, Χ, 28, 1, "27 (BC 6, D(3), bidir, Х, 28, 1, Z)," & ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 C-4 Freescale Semiconductor ``` 1),"& "28 (BC 1, *, control, "29 (BC 6, D(2), bidir, Х, 28, 1, Z)," & Z),"& "30 (BC 6, D(1), bidir. Χ, 28, 1, Z),"& "31 (BC 6, D(0), bidir, Х, 28, 1, "32 (BC 1, A(17), output3, 35, Z)," & Х, 1, "33 (BC 1, A(16), output3, 35, 1, Z)," & Χ, "34 35, Z)," & (BC 1, A(15), output3, 1, Х, (BC 1, *, 1)," & "35 control, "36 (BC 1, A(14), output3, 35, Z)," & Χ, 1, Z),"& "37 (BC 1, A(13), output3, Χ, 35, 1, "38 Z)," & (BC 1, A(12), output3, Χ, 35, 1, "39 (BC 1, A(11), output3, 35, 1, Z)," & Χ, -- num cell port func safe [ccell dis rslt] Z),"& "40 (BC 1, A(10), output3, Х, 35, 1, Z),"& "41 (BC 1, A(9), output3, Х, 35, 1, "42 Z)," & (BC 1, A(8), output3, Х, 45, 1, 1, "43 (BC 1, A(7), output3, Χ, 45, Z)," & "44 (BC 1, A(6), output3, 45, 1, Z)," & Х, 1)," & "45 (BC 1, *, control, (BC 1, A(5), "46 Z)," & output3, Х, 45, 1, "47 Z),"& (BC 1, A(4), output3, Χ, 45, 1, "48 (BC_1, A(3), output3, Χ, 45, 1, Z)," & "49 (BC 1, A(2), output3, Χ, 45, 1, Z)," & "50 Z)," & (BC 1, A(1), output3, Х, 45, 1, "51 Z),"& (BC 1, A(0), output3, Х, 45, 1, X),"& "52 (BC 1, BG , input, 1)," & "53 (BC 1, *, control, "54 (BC 1, AA(0), output3, Х, Z)," & 53, 1, 1)," & "55 (BC_1, *, control, "56 (BC 1, AA(1), output3, Χ, 55, 1, Z)," & 1, Z)," & "57 (BC 1, RD , output3, Х, 68, "58 (BC_1, WR_, output3, Х, 68, 1, Z)," & "59 (BC 1, *, control, 1)," & cell func safe [ccell dis rslt] num port "60 bidir, Z)," & (BC 6, BB, Х, 59, 1, "61 (BC 1, BR_, X),"& output2, "62 (BC 1, TA, X),"& input, "63 X),"& (BC 1, PINIT, input, 1)," & "64 (BC_1, *, control, "65 (BC 6, SCKR 1, bidir, Х, 64, Z)," & 1, 1)," & "66 (BC 1, *, control, "67 (BC 6, FSR 1, bidir. Χ, 66, Z)," & (BC_1, *, 1)," & "68 control, "69 (BC 1, EXTAL, input, X)," & "70 (BC_1, *, control, 1)," & "71 (BC 6, SCKT 1, bidir, Х, 70, 1, Z)," & 1)," & "72 (BC 1, *, control, "73 (BC_1, CAS_, output3, 72, 1, Z)," & Х, "74 (BC 1, *, 1)," & control, "75 (BC 1, AA(2), Z)," & output3, Х, 74, 1, "76 control, 1)," & (BC 1, *, "77 (BC 6, FST 1, bidir, Х, 76, Z)," & 1)," & "78 control, (BC 1, *, "79 78, (BC 6, SDO50 1, bidir, Z)," & Х, 1, -- num cell port func safe [ccell dis rslt] ``` DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor C-5 #### **JTAG BSDL** | "80 | | RESET_, | input, | X)," & | | | | | |----------|----------|---------------|----------|-------------|--------|------------|---------------|---| | "81 | $(BC_1,$ | | control, | 1)," & | | | | | | "82 | | HP(0), | bidir, | Х, | | 1, | Z)," & | : | | "83 | $(BC_1,$ | | control, | 1)," & | : | | | | | "84 | | HP(1), | bidir, | Х, | | 1, | Z)," & | : | | "85 | (BC_1, | *, | control, | 1),"& | : | | | | | "86 | (BC_6, | HP(2), | bidir, | Х, | 85, | 1, | Z)," & | : | | "87 | (BC 1, | *, | control, | 1)," & | : | | | | | "88 | _ | HP(3), | bidir, | Х, | | 1, | Z)," & | 2 | | "89 | (BC 1, | | control, | 1)," & | | | | | | "90 | _ | HP(4), | bidir, | Х, | | 1, | Z)," & | | | "91 | (BC_1, | | control, | 1)," & | | | . , | | | "92 | | HP(5), | bidir, | Х, | 91, | 1, | Z)," & | | | "93 | (BC 1, | | control, | 1)," & | | • | • • | | | "94 | _ | HP(6), | bidir, | x, | | 1, | Z),"& | | | "95 | (BC 1, | | control, | 1)," & | | -, | 2,, ~ | | | "96 | _ | HP(7), | bidir, | х, | | 1, | Z)," & | | | "97 | (BC 1, | | control, | 1)," & | | -, | 2// 4 | | | "98 | | HP(8), | bidir, | x, | 97, | 1, | Z),"& | | | "99 | (BC 1, | | control, | 1)," & | | Τ, | ۵) <b>,</b> « | | | num | | port fur | | safe [cce | | ı ral | +1 | | | <br>"100 | | HP(9), | bidir, | | 99, | | | | | "101 | (BC_6, | | | | | Ι, | ᠘), ∞ | | | | | • | control, | 1)," & | | 1 | Z\ " c | | | "102 | | HP(10), | bidir, | | | 1, | Z)," & | | | "103 | (BC_1, | | control, | 1)," & | | - | Z\ " ° | | | "104 | _ | HP(13), | bidir, | X, | | 1, | Z)," & | | | "105 | (BC_1, | | control, | 1)," & | | _ | _\ | | | "106 | (BC_6, | | bidir, | Х, | | 1, | Z)," & | : | | "107 | (BC_1, | | control, | 1)," & | | | | | | "108 | (BC_6, | | bidir, | Х, | | 1, | Z)," & | : | | "109 | (BC_1, | | control, | 1)," & | | | | | | "110 | (BC_6, | | bidir, | Х, | | 1, | Z)," & | : | | "111 | $(BC_1,$ | | control, | 1)," & | | | | | | "112 | (BC_6, | HP(14), | bidir, | Х, | | 1, | Z)," & | : | | "113 | $(BC_1,$ | | control, | 1)," & | : | | | | | "114 | _ | HP(15), | bidir, | Х, | 113, | 1, | Z)," & | : | | "115 | $(BC_1,$ | *, | control, | 1)," & | : | | | | | "116 | (BC_6, | HP(11), | bidir, | Х, | 115, | 1, | Z)," & | : | | "117 | (BC_1, | *, | control, | 1),"& | : | | | | | "118 | (BC_6, | HP(12), | bidir, | | 117, | 1, | Z),"& | : | | "119 | (BC_1, | *, | control, | 1)," & | : | | | | | <br>num | cell | port fur | nc | safe [cce | ll dis | rsl | Lt] | | | "120 | (BC 6, | HSCKR, | bidir, | Х, | 119, | 1, | Z)," & | 2 | | "121 | (BC 1, | | control, | 1)," & | : | | | | | "122 | | | bidir, | | 121, | 1, | Z)," & | | | "123 | (BC 1, | | control, | | | | . , | | | "124 | _ | | bidir, | | 123, | 1. | Z)," & | | | "125 | (BC 1, | | control, | 1),"& | | , | , , | | | "126 | (BC 6, | • | bidir, | X, | | 1. | Z),"& | | | "127 | (BC 1, | | control, | 1)," & | | -, | 2,, ~ | | | "128 | (BC_1, | | bidir, | Σ, α | | 1. | Z)," & | | | "129 | (BC_0, | | control, | 1)," & | | <b>-</b> , | _,, « | | | "130 | (BC_1, | | bidir, | Ι), α<br>Χ, | | 1 | Z),"& | | | "131 | (BC_6, | | control, | 1)," & | | <b>-</b> , | ے, « | | | | | ^,<br>SDOI50, | | | 131, | 1 | Z),"& | | | "132 | (DC_6, | PDOTOU, | DIGIL, | Λ, | ±3±, | Τ, | ∠ا, `` كد | | C-6 Freescale Semiconductor ``` "133 (BC_1, *, control, 1)," & "134 (BC 6, SDOI41, bidir, X, 133, Z)," & 1),"& "135 (BC_1, *, control, "136 (BC_6, SDOI32, bidir, Χ, 135, 1, Z)," & "137 (BC 1, *, control, 1)," & "138 (BC 6, SDOI23, bidir, X, 137, Z)," & 1, "139 control, 1)," & (BC 1, *, cell port safe [ccell dis rslt] -- num func "140 (BC 6, SDO1, bidir, Χ, 139, Z)," & 1, "141 1),"& (BC 1, *, control, "142 (BC_6, SDO0, bidir, X, 141, Z)," & 1, "143 (BC_1, *, control, 1)," & "144 (BC 6, HREQ , bidir, Z)," & X, 143, "145 (BC_1, SS_, X),"& input, "146 (BC_1, *, 1),"& control, "147 (BC 6, SCK, bidir, X, 146, 1, Z)," & "148 (BC 1, *, 1)," & control, bidir, "149 (BC 6, SDA, X, 148, Z)," & 1, 1),"& "150 (BC 1, *, control, "151 (BC 6, MOSI, bidir, Х, 150, Z)"; 1, ``` end DSP56366; **JTAG BSDL** # **NOTES** # Appendix D Programmer's Reference ## **D.1** Introduction This section has been compiled as a reference for programmers. It contains a table showing the addresses of all the DSPs memory-mapped peripherals, an interrupt address table, an interrupt exception priority table, a quick reference to the host interface, and programming sheets for the major programmable registers on the DSP. # **D.1.1** Peripheral Addresses **Table D-1** lists the memory addresses of all on-chip peripherals. # D.1.2 Interrupt Addresses Table D-2 lists the interrupt starting addresses and sources. # **D.1.3** Interrupt Priorities **Table D-3** lists the priorities of specific interrupts within interrupt priority levels. ## D.1.4 Host Interface Quick Reference **Table D-4** is a quick reference guide to the host interface (HDI08). # **D.1.5** Programming Sheets The remaining figures describe major programmable registers on the DSP56366. # D.2 Internal I/O Memory Map Freescale Semiconductor D-1 ## Internal I/O Memory Map Table D-1. Internal I/O Memory Map | Peripheral | Address | Register Name | |------------|------------|---------------------------------------------------------| | IPR | X:\$FFFFF | INTERRUPT PRIORITY REGISTER CORE (IPR-C) | | | X:\$FFFFE | INTERRUPT PRIORITY REGISTER PERIPHERAL (IPR-P) | | PLL | X:\$FFFFD | PLL CONTROL REGISTER (PCTL) | | ONCE | X:\$FFFFC | ONCE GDB REGISTER (OGDB) | | BIU | X:\$FFFFB | BUS CONTROL REGISTER (BCR) | | | X:\$FFFFA | DRAM CONTROL REGISTER (DCR) | | | X:\$FFFFF9 | ADDRESS ATTRIBUTE REGISTER 0 (AAR0) | | | X:\$FFFF8 | ADDRESS ATTRIBUTE REGISTER 1 (AAR1) | | | X:\$FFFFF7 | ADDRESS ATTRIBUTE REGISTER 2 (AAR2) | | | X:\$FFFF6 | ADDRESS ATTRIBUTE REGISTER 3 (AAR3) [pin not available] | | | X:\$FFFF5 | ID REGISTER (IDR) | | DMA | X:\$FFFFF4 | DMA STATUS REGISTER (DSTR) | | | X:\$FFFFF3 | DMA OFFSET REGISTER 0 (DOR0) | | | X:\$FFFFF2 | DMA OFFSET REGISTER 1 (DOR1) | | | X:\$FFFFF1 | DMA OFFSET REGISTER 2 (DOR2) | | | X:\$FFFF0 | DMA OFFSET REGISTER 3 (DOR3) | | DMA0 | X:\$FFFFEF | DMA SOURCE ADDRESS REGISTER (DSR0) | | | X:\$FFFEE | DMA DESTINATION ADDRESS REGISTER (DDR0) | | | X:\$FFFED | DMA COUNTER (DCO0) | | | X:\$FFFEC | DMA CONTROL REGISTER (DCR0) | | DMA1 | X:\$FFFEB | DMA SOURCE ADDRESS REGISTER (DSR1) | | | X:\$FFFEA | DMA DESTINATION ADDRESS REGISTER (DDR1) | | | X:\$FFFFE9 | DMA COUNTER (DCO1) | | | X:\$FFFFE8 | DMA CONTROL REGISTER (DCR1) | | DMA2 | X:\$FFFFE7 | DMA SOURCE ADDRESS REGISTER (DSR2) | | | X:\$FFFFE6 | DMA DESTINATION ADDRESS REGISTER (DDR2) | | | X:\$FFFFE5 | DMA COUNTER (DCO2) | | | X:\$FFFFE4 | DMA CONTROL REGISTER (DCR2) | | DMA3 | X:\$FFFE3 | DMA SOURCE ADDRESS REGISTER (DSR3) | | | X:\$FFFFE2 | DMA DESTINATION ADDRESS REGISTER (DDR3) | | | X:\$FFFFE1 | DMA COUNTER (DCO3) | | | X:\$FFFE0 | DMA CONTROL REGISTER (DCR3) | D-2 Freescale Semiconductor Table D-1. Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|------------------------------------------| | DMA4 | X:\$FFFFDF | DMA SOURCE ADDRESS REGISTER (DSR4) | | | X:\$FFFFDE | DMA DESTINATION ADDRESS REGISTER (DDR4) | | | X:\$FFFFDD | DMA COUNTER (DCO4) | | | X:\$FFFDC | DMA CONTROL REGISTER (DCR4) | | DMA5 | X:\$FFFFDB | DMA SOURCE ADDRESS REGISTER (DSR5) | | | X:\$FFFFDA | DMA DESTINATION ADDRESS REGISTER (DDR5) | | | X:\$FFFFD9 | DMA COUNTER (DCO5) | | | X:\$FFFFD8 | DMA CONTROL REGISTER (DCR5) | | PORT D | X:\$FFFFD7 | PORT D CONTROL REGISTER (PCRD) | | | X:\$FFFFD6 | PORT D DIRECTION REGISTER (PRRD) | | | X:\$FFFFD5 | PORT D DATA REGISTER (PDRD) | | DAX | X:\$FFFFD4 | DAX STATUS REGISTER (XSTR) | | | X:\$FFFFD3 | DAX AUDIO DATA REGISTER B (XADRB) | | | X:\$FFFFD2 | DAX AUDIO DATA REGISTER A (XADRA) | | | X:\$FFFFD1 | DAX NON-AUDIO DATA REGISTER (XNADR) | | | X:\$FFFFD0 | DAX CONTROL REGISTER (XCTR) | | | X:\$FFFFCF | Reserved | | | X:\$FFFFCE | Reserved | | | X:\$FFFCD | Reserved | | | X:\$FFFCC | Reserved | | | X:\$FFFFCB | Reserved | | | X:\$FFFFCA | Reserved | | PORT B | X:\$FFFFC9 | HOST PORT GPIO DATA REGISTER (HDR) | | | X:\$FFFFC8 | HOST PORT GPIO DIRECTION REGISTER (HDDR) | | HDI08 | X:\$FFFFC7 | HOST TRANSMIT REGISTER (HOTX) | | | X:\$FFFC6 | HOST RECEIVE REGISTER (HORX) | | | X:\$FFFFC5 | HOST BASE ADDRESS REGISTER (HBAR) | | | X:\$FFFC4 | HOST PORT CONTROL REGISTER (HPCR) | | | X:\$FFFFC3 | HOST STATUS REGISTER (HSR) | | | X:\$FFFFC2 | HOST CONTROL REGISTER (HCR) | | | X:\$FFFC1 | Reserved | | | X:\$FFFFC0 | Reserved | | PORT C | X:\$FFFBF | PORT C CONTROL REGISTER (PCRC) | | | X:\$FFFBE | PORT C DIRECTION REGISTER (PRRC) | | | X:\$FFFBD | PORT C GPIO DATA REGISTER (PDRC) | Freescale Semiconductor D-3 ## Internal I/O Memory Map Table D-1. Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|---------------------------------------------| | ESAI | X:\$FFFBC | ESAI RECEIVE SLOT MASK REGISTER B (RSMB) | | | X:\$FFFBB | ESAI RECEIVE SLOT MASK REGISTER A (RSMA) | | | X:\$FFFBA | ESAI TRANSMIT SLOT MASK REGISTER B (TSMB) | | | X:\$FFFFB9 | ESAI TRANSMIT SLOT MASK REGISTER A (TSMA) | | | X:\$FFFFB8 | ESAI RECEIVE CLOCK CONTROL REGISTER (RCCR) | | | X:\$FFFB7 | ESAI RECEIVE CONTROL REGISTER (RCR) | | | X:\$FFFFB6 | ESAI TRANSMIT CLOCK CONTROL REGISTER (TCCR) | | | X:\$FFFFB5 | ESAI TRANSMIT CONTROL REGISTER (TCR) | | | X:\$FFFFB4 | ESAI COMMON CONTROL REGISTER (SAICR) | | | X:\$FFFFB3 | ESAI STATUS REGISTER (SAISR) | | | X:\$FFFFB2 | Reserved | | | X:\$FFFFB1 | Reserved | | | X:\$FFFFB0 | Reserved | | | X:\$FFFFAF | Reserved | | | X:\$FFFFAE | Reserved | | | X:\$FFFFAD | Reserved | | | X:\$FFFFAC | Reserved | | | X:\$FFFFAB | ESAI RECEIVE DATA REGISTER 3 (RX3) | | | X:\$FFFFAA | ESAI RECEIVE DATA REGISTER 2 (RX2) | | | X:\$FFFFA9 | ESAI RECEIVE DATA REGISTER 1 (RX1) | | | X:\$FFFFA8 | ESAI RECEIVE DATA REGISTER 0 (RX0) | | | X:\$FFFFA7 | Reserved | | | X:\$FFFFA6 | ESAI TIME SLOT REGISTER (TSR) | | | X:\$FFFFA5 | ESAI TRANSMIT DATA REGISTER 5 (TX5) | | | X:\$FFFFA4 | ESAI TRANSMIT DATA REGISTER 4 (TX4) | | | X:\$FFFFA3 | ESAI TRANSMIT DATA REGISTER 3 (TX3) | | | X:\$FFFFA2 | ESAI TRANSMIT DATA REGISTER 2 (TX2) | | | X:\$FFFFA1 | ESAI TRANSMIT DATA REGISTER 1 (TX1) | | | X:\$FFFFA0 | ESAI TRANSMIT DATA REGISTER 0 (TX0) | | | X:\$FFFF9F | Reserved | | | X:\$FFFF9E | Reserved | | | X:\$FFFF9D | Reserved | | | X:\$FFFF9C | Reserved | | | X:\$FFFF9B | Reserved | | | X:\$FFFF9A | Reserved | DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 D-4 Freescale Semiconductor Table D-1. Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |-------------------------|------------|----------------------------------------------------| | | X:\$FFFF99 | Reserved | | | X:\$FFFF98 | Reserved | | | X:\$FFFF97 | Reserved | | | X:\$FFFF96 | Reserved | | | X:\$FFFF95 | Reserved | | SHI | X:\$FFFF94 | SHI RECEIVE FIFO (HRX) | | | X:\$FFFF93 | SHI TRANSMIT REGISTER (HTX) | | | X:\$FFFF92 | SHI I <sup>2</sup> C SLAVE ADDRESS REGISTER (HSAR) | | | X:\$FFFF91 | SHI CONTROL/STATUS REGISTER (HCSR) | | | X:\$FFFF90 | SHI CLOCK CONTROL REGISTER (HCKR) | | TRIPLE TIMER | X:\$FFFF8F | TIMER 0 CONTROL/STATUS REGISTER (TCSR0) | | | X:\$FFFF8E | TIMER 0 LOAD REGISTER (TLR0) | | | X:\$FFFF8D | TIMER 0 COMPARE REGISTER (TCPR0) | | | X:\$FFFF8C | TIMER 0 COUNT REGISTER (TCR0) | | | X:\$FFFF8B | TIMER 1 CONTROL/STATUS REGISTER (TCSR1) | | | X:\$FFFF8A | TIMER 1 LOAD REGISTER (TLR1) | | | X:\$FFFF89 | TIMER 1 COMPARE REGISTER (TCPR1) | | | X:\$FFFF88 | TIMER 1 COUNT REGISTER (TCR1) | | | X:\$FFFF87 | TIMER 2 CONTROL/STATUS REGISTER (TCSR2) | | | X:\$FFFF86 | TIMER 2 LOAD REGISTER (TLR2) | | | X:\$FFFF85 | TIMER 2 COMPARE REGISTER (TCPR2) | | | X:\$FFFF84 | TIMER 2 COUNT REGISTER (TCR2) | | | X:\$FFF83 | TIMER PRESCALER LOAD REGISTER (TPLR) | | | X:\$FFFF82 | TIMER PRESCALER COUNT REGISTER (TPCR) | | | X:\$FFFF81 | Reserved | | | X:\$FFF80 | Reserved | | ESAI MUX PIN<br>CONTROL | Y:\$FFFAF | ESAI MUX PIN CONTROL REGISTER (EMUXR) | | | Y:\$FFFFAE | Reserved | | | Y:\$FFFFAD | Reserved | | | Y:\$FFFFAC | Reserved | | | Y:\$FFFFAB | Reserved | | | Y:\$FFFFAA | Reserved | | | Y:\$FFFFA9 | Reserved | | | Y:\$FFFA8 | Reserved | Freescale Semiconductor D-5 ## Internal I/O Memory Map Table D-1. Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|---------------------------------| | | Y:\$FFFA7 | Reserved | | | Y:\$FFFFA6 | Reserved | | | Y:\$FFFFA5 | Reserved | | | Y:\$FFFFA4 | Reserved | | | Y:\$FFFFA3 | Reserved | | | Y:\$FFFFA2 | Reserved | | | Y:\$FFFFA1 | Reserved | | | Y:\$FFFFA0 | Reserved | | PORT E | Y:\$FFFF9F | PORT E CONTROL REGISTER (PCRE) | | | Y:\$FFFF9E | PORT E DIRECTION REGISTER(PRRE) | | | Y:\$FFFF9D | PORT E GPIO DATA REGISTER(PDRE) | Table D-1. Internal I/O Memory Map (continued) | Peripheral | Address | Register Name | |------------|------------|-------------------------------------------------| | ESAI_1 | Y:\$FFF9C | ESAI_1 RECEIVE SLOT MASK REGISTER B (RSMB_1) | | | Y:\$FFFF9B | ESAI_1 RECEIVE SLOT MASK REGISTER A (RSMA_1) | | | Y:\$FFFF9A | ESAI_1 TRANSMIT SLOT MASK REGISTER B (TSMB_1) | | | Y:\$FFFF99 | ESAI_1 TRANSMIT SLOT MASK REGISTER A (TSMA_1) | | | Y:\$FFFF98 | ESAI_1 RECEIVE CLOCK CONTROL REGISTER (RCCR_1) | | | Y:\$FFFF97 | ESAI_1 RECEIVE CONTROL REGISTER (RCR_1) | | | Y:\$FFFF96 | ESAI_1 TRANSMIT CLOCK CONTROL REGISTER (TCCR_1) | | | Y:\$FFFF95 | ESAI_1 TRANSMIT CONTROL REGISTER (TCR_1) | | | Y:\$FFFF94 | ESAI_1 COMMON CONTROL REGISTER (SAICR_1) | | | Y:\$FFFF93 | ESAI_1 STATUS REGISTER (SAISR_1) | | | Y:\$FFFF92 | Reserved | | | Y:\$FFFF91 | Reserved | | | Y:\$FFFF90 | Reserved | | | Y:\$FFFF8F | Reserved | | | Y:\$FFFF8E | Reserved | | | Y:\$FFFF8D | Reserved | | | Y:\$FFF8C | Reserved | | | Y:\$FFFF8B | ESAI_1 RECEIVE DATA REGISTER 3 (RX3_1) | | | Y:\$FFFF8A | ESAI_1 RECEIVE DATA REGISTER 2 (RX2_1) | | | Y:\$FFFF89 | ESAI_1 RECEIVE DATA REGISTER 1 (RX1_1) | | | Y:\$FFFF88 | ESAI_1 RECEIVE DATA REGISTER 0 (RX0_1) | | | Y:\$FFFF87 | Reserved | | | Y:\$FFFF86 | ESAI_1 TIME SLOT REGISTER (TSR_1) | | | Y:\$FFFF85 | ESAI_1 TRANSMIT DATA REGISTER 5 (TX5_1) | | | Y:\$FFFF84 | ESAI_1 TRANSMIT DATA REGISTER 4 (TX4_1) | | | Y:\$FFFF83 | ESAI_1 TRANSMIT DATA REGISTER 3 (TX3_1) | | | Y:\$FFFF82 | ESAI_1 TRANSMIT DATA REGISTER 2 (TX2_1) | | | Y:\$FFFF81 | ESAI_1 TRANSMIT DATA REGISTER 1 (TX1_1) | | | Y:\$FFFF80 | ESAI_1 TRANSMIT DATA REGISTER 0 (TX0_1) | # **D.3** Interrupt Vector Addresses Table D-2. DSP56366 Interrupt Vectors | Interrupt | Interrupt Priority | | | | | |------------------|--------------------|----------------------------------------------|--|--|--| | Starting Address | Level Range | Interrupt Source | | | | | VBA:\$00 | 3 | Hardware RESET | | | | | VBA:\$02 | 3 | Stack Error | | | | | VBA:\$04 | 3 | Illegal Instruction | | | | | VBA:\$06 | 3 | Debug Request Interrupt | | | | | VBA:\$08 | 3 | Trap | | | | | VBA:\$0A | 3 | Non-Maskable Interrupt (NMI) | | | | | VBA:\$0C | 3 | Reserved For Future Level-3 Interrupt Source | | | | | VBA:\$0E | 3 | Reserved For Future Level-3 Interrupt Source | | | | | VBA:\$10 | 0 - 2 | IRQA | | | | | VBA:\$12 | 0 - 2 | IRQB | | | | | VBA:\$14 | 0 - 2 | IRQC | | | | | VBA:\$16 | 0 - 2 | IRQD | | | | | VBA:\$18 | 0 - 2 | DMA Channel 0 | | | | | VBA:\$1A | 0 - 2 | DMA Channel 1 | | | | | VBA:\$1C | 0 - 2 | DMA Channel 2 | | | | | VBA:\$1E | 0 - 2 | DMA Channel 3 | | | | | VBA:\$20 | 0 - 2 | DMA Channel 4 | | | | | VBA:\$22 | 0 - 2 | DMA Channel 5 | | | | | VBA:\$24 | 0 - 2 | Reserved | | | | | VBA:\$26 | 0 - 2 | Reserved | | | | | VBA:\$28 | 0 - 2 | DAX Underrun Error | | | | | VBA:\$2A | 0 - 2 | DAX Block Transferred | | | | | VBA:\$2C | 0 - 2 | Reserved | | | | | VBA:\$2E | 0 - 2 | DAX Audio Data Empty | | | | | VBA:\$30 | 0 - 2 | ESAI Receive Data | | | | | VBA:\$32 | 0 - 2 | ESAI Receive Even Data | | | | | VBA:\$34 | 0 - 2 | ESAI Receive Data With Exception Status | | | | | VBA:\$36 | 0 - 2 | ESAI Receive Last Slot | | | | | VBA:\$38 | 0 - 2 | ESAI Transmit Data | | | | | VBA:\$3A | 0 - 2 | ESAI Transmit Even Data | | | | | VBA:\$3C | 0 - 2 | ESAI Transmit Data with Exception Status | | | | | VBA:\$3E | 0 - 2 | ESAI Transmit Last Slot | | | | | VBA:\$40 | 0 - 2 | SHI Transmit Data | | | | D-8 Freescale Semiconductor Table D-2. DSP56366 Interrupt Vectors (continued) | Interrupt<br>Starting Address | Interrupt Priority<br>Level Range | Interrupt Source | |-------------------------------|-----------------------------------|--------------------------------------------| | VBA:\$42 | 0 - 2 | SHI Transmit Underrun Error | | VBA:\$44 | 0 - 2 | SHI Receive FIFO Not Empty | | VBA:\$46 | 0 - 2 | Reserved | | VBA:\$48 | 0 - 2 | SHI Receive FIFO Full | | VBA:\$4A | 0 - 2 | SHI Receive Overrun Error | | VBA:\$4C | 0 - 2 | SHI Bus Error | | VBA:\$4E | 0 - 2 | Reserved | | VBA:\$50 | 0 - 2 | Reserved | | VBA:\$52 | 0 - 2 | Reserved | | VBA:\$54 | 0 - 2 | TIMER0 Compare | | VBA:\$56 | 0 - 2 | TIMER0 Overflow | | VBA:\$58 | 0 - 2 | TIMER1 Compare | | VBA:\$5A | 0 - 2 | TIMER1 Overflow | | VBA:\$5C | 0 - 2 | TIMER2 Compare | | VBA:\$5E | 0 - 2 | TIMER2 Overflow | | VBA:\$60 | 0 - 2 | Host Receive Data Full | | VBA:\$62 | 0 - 2 | Host Transmit Data Empty | | VBA:\$64 | 0 - 2 | Host Command (Default) | | VBA:\$66 | 0 - 2 | Reserved | | VBA:\$68 | 0 - 2 | Reserved | | VBA:\$6A | 0 - 2 | Reserved | | VBA:\$6C | 0 - 2 | Reserved | | VBA:\$6E | 0 - 2 | Reserved | | VBA:\$70 | 0 - 2 | ESAI_1 Receive Data | | VBA:\$72 | 0 - 2 | ESAI_1 Receive Even Data | | VBA:\$74 | 0 - 2 | ESAI_1 Receive Data With Exception Status | | VBA:\$76 | 0 - 2 | ESAI_1 Receive Last Slot | | VBA:\$78 | 0 - 2 | ESAI_1 Transmit Data | | VBA:\$7A | 0 - 2 | ESAI_1 Transmit Even Data | | VBA:\$7C | 0 - 2 | ESAI_1 Transmit Data with Exception Status | | VBA:\$7E | 0 - 2 | ESAI_1 Transmit Last Slot | | VBA:\$80 | 0 - 2 | Reserved | | : | : | : | | VBA:\$FE | 0 - 2 | Reserved | Freescale Semiconductor D-9 **Interrupt Source Priorities (within an IPL)** # D.4 Interrupt Source Priorities (within an IPL) Table D-3. Interrupt Sources Priorities Within an IPL | Priority | Interrupt Source | | | | | | |---------------------------|------------------------------------------|--|--|--|--|--| | Level 3 (Nonmaskable) | | | | | | | | Highest | Hardware RESET | | | | | | | | Stack Error | | | | | | | | Illegal Instruction | | | | | | | | Debug Request Interrupt | | | | | | | | Trap | | | | | | | Lowest | Non-Maskable Interrupt | | | | | | | Levels 0, 1, 2 (Maskable) | | | | | | | | Highest | IRQA (External Interrupt) | | | | | | | | IRQB (External Interrupt) | | | | | | | | IRQC (External Interrupt) | | | | | | | | IRQD (External Interrupt) | | | | | | | | DMA Channel 0 Interrupt | | | | | | | | DMA Channel 1 Interrupt | | | | | | | | DMA Channel 2 Interrupt | | | | | | | | DMA Channel 3 Interrupt | | | | | | | | DMA Channel 4 Interrupt | | | | | | | | DMA Channel 5 Interrupt | | | | | | | | ESAI Receive Data with Exception Status | | | | | | | | ESAI Receive Even Data | | | | | | | | ESAI Receive Data | | | | | | | | ESAI Receive Last Slot | | | | | | | | ESAI Transmit Data with Exception Status | | | | | | | | ESAI Transmit Last Slot | | | | | | | | ESAI Transmit Even Data | | | | | | | | ESAI Transmit Data | | | | | | | | SHI Bus Error | | | | | | | | SHI Receive Overrun Error | | | | | | | | SHI Transmit Underrun Error | | | | | | | | SHI Receive FIFO Full | | | | | | | | SHI Transmit Data | | | | | | | | SHI Receive FIFO Not Empty | | | | | | | | HOST Command Interrupt | | | | | | | | HOST Receive Data Interrupt | | | | | | D-10 Freescale Semiconductor Table D-3. Interrupt Sources Priorities Within an IPL (continued) | Priority | Interrupt Source | |----------|--------------------------------------------| | | HOST Transmit Data Interrupt | | | DAX Transmit Underrun Error | | | DAX Block Transferred | | | DAX Transmit Register Empty | | | TIMER0 Overflow Interrupt | | | TIMER0 Compare Interrupt | | | TIMER1 Overflow Interrupt | | | TIMER1 Compare Interrupt | | | TIMER2 Overflow Interrupt | | | TIMER2 Compare Interrupt | | | ESAI_1 Receive Data with Exception Status | | | ESAI_1 Receive Even Data | | | ESAI_1 Receive Data | | | ESAI_1 Receive Last Slot | | | ESAI_1 Transmit Data with Exception Status | | | ESAI_1 Transmit Last Slot | | | ESAI_1 Transmit Even Data | | Lowest | ESAI_1 Transmit Data | #### Host Interface—Quick Reference # D.5 Host Interface—Quick Reference ## Table D-4. HDI08 Programming Model | | | | | Reset Type | | | | | | | |-----|-----|----------|----------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|----|----|--| | Reg | Num | Mnemonic | Name | Val | Function | Comments | HW/<br>SW | IR | ST | | | | | DSP SIDE | | | | | | | | | | HCR | 0 | HRIE | Receive Interrupt Enable | 0 | HRRQ interrupt disabled<br>HRRQ interrupt enabled | | 0 | 1 | 1 | | | | 1 | HTIE | Transmit Interrupt Enable | 0 | HTRQ interrupt disabled<br>HTRQ interrupt enabled | | 0 | | - | | | | 2 | HCIE | Host Command Interrupt<br>Enable | 0 | HCP interrupt disabled<br>HCP interrupt enabled | | 0 | 1 | - | | | | 3 | HF2 | Host Flag 2 | | | | 0 | | | | | | 4 | HF3 | Host Flag 3 | | | | 0 | - | - | | | | 7-5 | HDM[2:0] | Host DMA Mode | 000<br>100<br>001<br>010<br>011<br>101<br>110 | DMA operation disabled DMA operation enabled 24-bit host-to-DSP DMA enabled 16-bit host-to-DSP DMA enabled 8-bit host-to-DSP DMA enabled 24-bit DSP-to-host DMA enabled 16-bit DSP-to-host DMA enabled 8-bit DSP-to-host DMA enabled | | 000 | | | | ## Table D-4. HDI08 Programming Model (continued) | | | | Bit | | Reset Type | | | | | |------|-----|----------|----------------------------------|-------------------|-------------------------------------------------------------|--------------------------------------------------------|-----------|----|----| | Reg | Num | Mnemonic | Name | Val | Function | Comments | HW/<br>SW | IR | ST | | HPCR | 0 | HGEN | Host GPIO Enable | 0 | GPIO pin disconnected<br>GPIO pins active | | 0 | - | - | | | 1 | HA8EN | HA8EN Host Address Line 8 Enable | 0 | HA8/HA1 = GPIO | this bit is treated as 1 if HMUX=0 | 0 | - | - | | | | | | 1 | HA8/HA1 = HA8/HA1 | this bit is treated<br>as 0 if HEN=0 | | | | | | 2 | HA9EN | Host Address Line 9<br>Enable | 0 | HA9/HA2 = GPIO | this bit is treated as 1 if HMUX=0 | 0 | - | - | | | | | 1 | HA9/HA2 = HA9/HA2 | this bit is treated<br>as 0 if HEN=0 | | | | | | | 3 | HCSEN | Host Chip Select Enable | 0<br>1 | HCS/HA10 = GPIO<br>HCS/HA10 = HCS/HA10 | this bit is treated as 0 if HEN=0 | 0 | - | - | | | 4 | HREN | Host Request Enable | 0 | HOREQ/HTRQ = GPIO<br>HACK/HRRQ=GPIO | this bit is treated as 0 if HEN=0 | 0 | - | - | | | | | | 1 | HOREQ/HTRQ=HOREQ/HTRQ<br>HACK/HRRQ=HACK/HRRQ | this bit is ignored if HDRQ=1 this bit is treated | | | | | | 5 | HAEN | Host Acknowledge Enable | 0 | HACK/HRRQ = GPIO | | 0 | - | - | | | | | | 1 | HACK/HRRQ= HACK | as 0 if HREN=0<br>this bit is treated<br>as 0 if HEN=0 | | | | | | 6 | HEN | Host Enable | 0 | Host Port=GPIO<br>Host Port Active | | 0 | - | - | | | 8 | HROD | Host Request Open Drain | 0 | HOREQ/HTRQ/HRRQ=driven<br>HOREQ/HTRQ/HRRQ=open drain | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 9 | HDSP | Host Data Strobe Polarity | 0 | HDS/HRD/HWR active low<br>HDS/HRD/HWR active high | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 10 | HASP | Host Address Strobe<br>Polarity | 0 | HAS active low<br>HAS active high | this bit is ignored if HEN=0 | 0 | - | - | | | 11 | HMUX | Host Multiplxed Bus | 0 | Separate address and data lines<br>Multiplexed address/data | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 12 | HDDS | Host Dual Data Strobe | 0 | Single Data Strobe (HDS)<br>Double Data Strobe (HWR, HRD) | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 13 | HCSP | Host Chip Select Polarity | 0 | HCS active low<br>HCS active high | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 14 | HRP | Host Request polarity | 0 | HOREQ/HTRQ/HRRQ active low<br>HOREQ/HTRQ/HRRQ active high | this bit is ignored if<br>HEN=0 | 0 | - | - | | | 15 | HAP | Host Acknowledge Polarity | 0 | HACK active low<br>HACK active high | this bit is ignored if<br>HEN=0 | 0 | - | - | Freescale Semiconductor D-13 #### Host Interface—Quick Reference ## Table D-4. HDI08 Programming Model (continued) | | | | Bit | | Reset Type | | | | | |------|------|----------|-------------------------------|----------------------|---------------------------------------------------------------------------------|-------------------------------|------------|-------|----| | Reg | Num | Mnemonic | Name | Val | Function | Comments | HW/<br>SW | IR | ST | | HSR | 0 | HRDF | Host Receive Data Full | 0 | no receive data to be read receive data register is full | | 0 | 0 | 0 | | | 1 | HTDE | Host Transmit Data Empty | 1 0 | transmit data register empty transmit data reg. not empty | | 1 | 1 | 1 | | | 2 | HCP | Host Command Pending | 0 | no host command pending host command pending | | 0 | 0 | 0 | | | 3 | HF0 | Host Flag0 | | | | 0 | - | - | | | 4 | HF1 | Host Flag1 | | | | 0 | - | - | | | 7 | DMA | DMA Status | 0 | DMA mode disabled<br>DMA mode enabled | | 0 | - | - | | HBAR | 7-0 | BA10-BA3 | Host base Address<br>Register | | | | \$80 | | | | HORX | 23-0 | | DSP Receive Data<br>Register | | | | ( | empty | | | HOTX | 23-0 | | DSP Transmit Data<br>Register | | | | ( | empty | | | HDR | 15-0 | D15-D0 | GPIO Pin Data | | | | \$000<br>0 | - | ı | | HDDR | 15-0 | DR15-DR0 | GPIO Pin Direction | 0<br>1 | Input<br>Output | | \$000<br>0 | - | - | | | | | | ŀ | Host Side | | | ı | | | ICR | 0 | RREQ | Receive Request Enable | 0 | HRRQ interrupt disabled<br>HRRQ interrupt enabled | | 0 | - | - | | | 1 | TREQ | Transmit Request Enable | 0 | HTRQ interrupt disabled<br>HTRQ interrupt enabled | | 0 | - | - | | | 2 | HDRQ | Double Host Request | 0 | HOREQ/HTRQ=HOREQ,<br>HACK/HRRQ=HACK<br>HOREQ/HTRQ=HTRQ,<br>HACK/HRRQ=HRRQ | available if<br>HDM2-HDM0=000 | 0 | - | - | | | 3 | HF0 | Host Flag 0 | | | | 0 | - | - | | | 4 | HF1 | Host Flag 1 | | | | 0 | - | - | | | 5 | HLEND | Host Little Endian | 0 | "Big Endian" order<br>"Little Endian" order | available if<br>HDM2-HDM0=000 | 0 | - | - | | | 6-5 | HM1-HM0 | Host Mode Control | 00<br>01<br>10<br>11 | Interrupt Mode<br>24-bit DMA enabled<br>16-bit DMA enabled<br>8-bit DMA enabled | available if<br>HDM2-HDM0=100 | 00 | - | - | | | 7 | INIT | Initialize | 1 | Reset data paths according to TREQ and RREQ | cleared by HDI08<br>hardware | 0 | - | - | D-14 Freescale Semiconductor | Reg | | | Bit | | Reset Type | | | | | |---------|-----|----------|---------------------------------|--------|-----------------------------------------------------------------|----------------------------------------------------------------------|-----------|-------|----| | | Num | Mnemonic | Name | Val | Function | Comments | HW/<br>SW | IR | ST | | ISR | 0 | RXDF | Receive Data Register Full | 0<br>1 | host receive register is empty<br>host receive register is full | | 0 | 0 | 0 | | | 1 | TXDE | Transmit Data Register<br>Empty | 1<br>0 | host transmit register empty<br>host transmit register full | | 1 | 1 | 1 | | | 2 | TRDY | Transmitter Ready | 1 0 | transmit FIF O (6 deep) is empty<br>transmit FIFO is not empty | | 1 | 1 | 1 | | | 3 | HF2 | Host Flag2 | | | | 0 | - | - | | | 4 | HF3 | Host Flag3 | | | | 0 | i | - | | | 7 | HREQ | Host Request | 0 | HOREQ pin is deasserted HOREQ pin is asserted (if enabled) | | 0 | 0 | 0 | | CVR | 6-0 | HV6-HV0 | Host Command Vector | | | default vector | \$2A | - | - | | | 7 | HC | Host Command | 0 | no host command pending host command pending | cleared by HDI08<br>hardware when<br>the HC int. req. is<br>serviced | 0 | 0 | 0 | | RXH/M/L | 7-0 | | Host Receive Data<br>Register | | | | • | empty | | | TXH/M/L | 7-0 | | Host Transmit Data<br>Register | | | | • | empty | | | IVR | 7-0 | IV7-IV0 | Interrupt Register | | 68000 family vector register | | \$0F | - | - | #### **Programming Sheets D.6** The worksheets shown on the following pages contain listings of major programmable registers for the DSP56366. The programming sheets are grouped into the following order: - Central Processor - Host Interface (HDI08) - Serial Host Interface (SHI) - Two Enhanced Serial Audio Interfaces (ESAI and ESAI 1) - Digital Audio Interface (DAX) - Timer/Event Controller (TEC) - GPIO (Ports B-E) Each sheet provides room to write in the value of each bit and the hexadecimal value for each register. Programmers can photocopy these sheets and reuse them for each application development project. For details on the instruction set of the DSP56300 family chips, see the DSP56300 Family Manual. DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 Freescale Semiconductor D-15 ## **Programming Sheets** | Application: | | Date: | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|---------------| | | | Programmer: | Sheet 1 of 5 | | Unnormalized (U = Acc(47) xnor Acc(46)) — Extension— Limit — FFT Scaling (S = Acc(46) xor Acc(45)) — | Overfow — Zero — Negative— | | | | Scaling Mode S(1:0) Scaling Mode O0 None O1 IPL 0 10 Scale down 10 Scale up 11 Reserved Reserved Interrupt M I(1:0) Exception O0 None O1 IPL 0 IPL 0 1 | | | | | Sixteen-Bit Compatibilitity Double Precision Multiply Mode Loop Flag DO-Forever Flag Sixteenth-Bit Arithmetic Reserved Instruction Cache Enable Arithmetic Saturation Rounding Mode Core Priority | | | | | CP(1:0) Core Priority 00 0 (lowest) 11 3 (highest) 23 22 21 20 19 18 17 16 15 14 | 13 12 11 10 9 8 | 7 6 5 4 3 | | | CP1 CP0 RM SM CE SA FV LF DM O | SC | S L E U N | I Z V C | | Extended Mode Register (MR) M | lode Register (MR) | Condition Code R | egister (CCR) | | Status Register (SR) Read/Write Reset = | = \$C00300 | * = Reserved, | - | Figure D-1. Status Register (SR) D-16 Freescale Semiconductor | Application: | Date: | | |------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------| | | Programmer: | | | | Shee | et 2 of 5 | | Control Dragge | | | | Central Processo | | | | | 1 | | | MOD | Chip Operating Modes (A) Reset Vector Description | | | WOD | See Core Configuration Section. | _ | | | <b>3</b> | | | External Bus Disable ———————————————————————————————————— | | | | Stop Delay | | | | Memory Switch Mode ——————— | | | | Core-DMA Priority | | | | CDP(1:0) Core-DMA Priority | | | | 00 Core vs DMA Priority | | | | 01 DMA accesses > Core<br>10 DMA accesses = Core | | | | 11 DMA accesses < Core | | | | Burst Mode Enable | | | | TA Synchronize Select— | | | | Bus Release Timing——————————————————————————————————— | _ | | | Asynchronous Bus Arbitration Enable | | | | Address Priority Disable | | | | Address Tracing Enable — | | | | Stack Extension Space Select——————————————————————————————————— | | | | Extended Stack Underflow Flag Extended Stack Overflow Flag | | | | Extended Stack Overnow Hag Extended Stack Wrap Flag | | | | Stack Extension Enable | | | | Memory Switch Mode | | | | Patch Enable | | | | | | | | | | | | 23 22 21 20 19 18 17 16 15 14 13 PENIMSWIMSWOISEN WRPEOVIEUN IXYS ATE APDI A | 12 11 10 9 8 7 6 5 4 3 2 1 BRT TAS BE CDP1CDP0 MS SD + EBC MD MC MB | 0<br>MA | | | | " | | | | | | | | | | | | $\supset$ | | System Stack Control Extend | d Chip Operating Mode | | | | Register (COM) Register (COM) | | | Operating Mode Register (OMR) Read/Write | Reset = \$00030X | as O | Figure D-2. Operating Mode Register (OMR) DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 | Application: _ | | Date: | |-------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | _ | | Programmer: | | SOR | IRQB Mode | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 10 11 10 10 10 10 10 10 10 10 10 10 | | CENTRAL PROCESSOR | IRQC Mode ICL2 Trigger Co Co Co Co Co Co Co C | Interrupt Priority PSL1 DSL0 D4L1 D4L0 D3L1 D3L0 D1L1 D2L0 D1L Register (IPR-C) X:\$FFFFFF R/W Reset = \$000000 | Figure D-3. Interrupt Priority Register-Core (IPR-C) D-18 | Application: | | Date: | |--------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------| | _ | | Programmer: | | F | | Sheet 4 of 5 | | | ESAI IPL ESL1 ESL0 Enabled IPL | 8 7 6 5 4 3 2 1 0 TALO BAL1 DALO HDL1 HDL0 SHL1 SHL0 ESL1 ESL0 | | - PROCESSOR | HDIO8 IPL HDL0 Enabled IPL O NO O O Ves O O O O O O O O O | 16 15 14 13 12 11 10 9 * * * * * * * * * * * * * * * * * * | | CENTRAL PI | ESAI_1 IPL | 23 22 21 20 19 18 17 *** * * * * * * * * * * * * * * * * | Figure D-4. Interrupt Priority Register – Peripherals (IPR–P) | Applic | atic | n: | _ | | | | | | | | | | | | | _ | Date: | | |------------------------------------|-------------|----------|----------|---------|---------------------------------------------------------------------------------------------|--------------------------|----------------------------|--------------------------------|----------------------------------------|-------------------------------------|----------------------------------|--------------------|-------|------------------|-----|-----|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | | | | _ | | | | | | | | | | | | | _ | Programmer: | | | | | | | | Multiplication Factor Bits MF0 – MF11 MF11 – MF0 Multiplication Factor MF \$000 | CV 67 | ) • | • | 4095 | 080 | | | | | | | 5 4 3 2 1 | Sheet 5 of 5 ME2 ME3 ME2 ME4 ME3 ME5 ME4 ME3 ME5 ME4 ME3 ME5 | | Power Consumption | during STOP | Minimal | Lower | Higher | Multiplication<br>MF11 – MF0<br>\$000 | \$001 | | eq >200KHz | —————————————————————————————————————— | L<br>L<br>P | Division Factor Bits (DF0 – DF2) | Division Factor DF | 00.00 | 252 | • | • • | 27 | MF11 MF10 MF9 MF8 MF7 MF6 | | PSTP and PEN Relationship | for STOP | Long | Short | Short | XTAL Disable Bit (XTLD) 0 = Enable Xtal Oscillator 1 = EXTAL Driven From An External Source | | Crystal Range Bit (XTLR) | 0 = External Xtal Freq >200KHz | 1 = External Xtal Freq <200KHz | | Division F | DF2 - DF0 | 9 | <del>\$</del> \$ | • | • • | \$7 | (TLM DF2 DF1 DF0 | | PSTP and PER Operation During STOP | Oscillator | Disabled | Enabled | Enabled | <b>XTAL Di</b><br>0 = Enak<br>1 = EXT.<br>An E | | | | <u> </u> | | | | | | | | → 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | PEN PSTP XTLD XTLR DF2 | | Operation | PLL | Disabled | Disabled | Enabled | | | | | | D3) | PDF | | | | | | 20 19 | PD0 COD | | PEN | <u></u> | × | 0 | - | | | | | | D0 – P | Factor PDF | | | | | | 2 21 | D2 PD1 | | PSTP | : | 0 | - | - | the (COD) | le Clock | jh State | | | ctor Bits (P | Predivision | <b>-</b> € | 4 W | • | • • | 16 | TLR, COD e no effect peration 23 22 | | | PLL | | | | | Clock Outbut Disable (COD) | 0 = 50% Duty Cycle Clock | 1 = Pin Held In High State | | | Predivision Factor Bits (PD0 – PD3) | PD0 | 80 | - 22 | • | • | *\$ | Note that bits XTLR, COD and XTLD have no effect on DSP56366 operation | PLL Control<br>Register (PCTL)<br>X:\$FFFFFD Read/Write<br>Reset = \$010005 | Figure D-5. Phase Lock Loop Control Register (PCTL) | plication | : | | | | | | | | | | | | | _ | Dat | e: | | | | | | |---------------------------------|--------|----------|------|-----|------------|------|-------|------|--------|----------|-------|-------|-------|------------|-----|------|-------|-------|------|------|------| | | | | | | | | | | | | | | | _ | Pro | gran | nmei | : _ | | | | | | | | | | | | | | | | | | | | | | | | She | et 1 | of 6 | | HC | )S | Γ( | Η | | | | - | Data | ı (us | ually | / rea | d by | | )S<br>gram | - | 5 | Sic | de | ) | | | | 23 22 | | | | 17 | 16 | 15 | 14 | | | | | | 8 | 7 | 6 | | | 3 | | 1 | 0 | | | Recei | ve High | Byte | 1 | 1 | | | Rece | eive N | liddle | Byte | | | | | Rec | eive | Low I | Byte | | | | | | | | | | | | | | | | | | | | | | | | | | | Host Re<br>X:\$FFFI<br>Reset = | EC6 Re | ad O | | | · | ansı | mit Γ | )ata | (usi | ıallv | loac | led h | ט אר | ogra | am) | | | | | | | | | | | | | | u | | Julu | () | <u></u> | | | ., P. | 09.0 | , | | | | | | | | 23 22 | 21 2 | 0 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | <br> 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Transı | nit High | Byte | | 1 | | | Tran | smit N | /liddle | Byte | | | | | Trar | nsmit | Low | Byte | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Host Tra<br>X:\$FFFI<br>Reset = | EC7 W | rite O | | НОТ | <b>X</b> ) | | | | | 1 | | | | 1 | | | | J | | | | Figure D-6. Host Receive and Host Transmit Data Registers | Application: | | Date: | | |--------------|--------------------------------------------------------------------|---------------------------|-----------------------| | | | Programmer: _ | | | | | | Sheet 2 of 6 | | HOST | Host Receive Interrupt Enable 0 = Disable 1 = Enable if HRDF = 1 | ] | | | (HDI08) | Host Transmit Interrupt Enable 0 = Disable 1 = Enable if HTDE = 1 | | | | | Host Command Interrupt Enable<br>0 = Disable 1 = Enable if HCP = 1 | | $\neg \mid \mid$ | | | Host Flag 2 | | | | | Host Flag 3 | | | | | Host DMA Control Bits | 5::: 8 7 6 5 4 1 3 | 2 1 0 | | | See Table 6-5 in Section 6 | ★ HDM2 HDM1 HDM0 HF3 HF2 | HCIE HTIE HRIE | | | Host Control Register (HCR) X:\$FFFFC2 Read /Write Reset = \$0 | | | | | DSP Side | ** = Reserved, Program as | 0 | | | Host Receive Data Full 0 = Wait 1 = Read | | | | | Host Transmit Data Empty 0 = Wait 1 = Write | | $\neg$ | | | Host Command Pending 0 = Wait 1 = Ready | | $\neg \mid \mid \mid$ | | | Host Flags<br>Read Only | <b></b> | | | | DMA status 0 = DMA Mode Disabled 1 = DMA Mode Enabled 0 | | 2 1 0 HCP HTDE HRDF | | | Host Status Register (HSR) X:\$FFFFC3 Reset = \$2 | | | | | | * = Reserved, Program as | ) — <u>——</u> | Figure D-7. Host Control and Status Registers | Application: | | | | | | | | Da | ite: | | | | | |-----------------------------------------------------------------|----------------------------------|-------------------------------------------|----------------------------|--------|------------|------------|---------------------------------|--------------------------------------------|----------------|--------------|------------|-----------------|-----------------| | | | | | | | | | Pr | ogran | nmer | | | | | | | | | | | | | | ograi | | | heet 3 o | | | HOST Host Bas | • | egister (HBAF<br>X:\$FFFFC<br>Reset = \$8 | () <b>*</b> | | BA | 10 B. | A9 B | A8 E | 4<br>3A7 I | 3<br>BA6 | 2<br>BA5 | <b>1</b><br>BA4 | <b>О</b><br>ваз | | Host F | Request Open | Drain | | | | 1 | | Port | | | | | | | HDRQ | HROD | HREN/HEW | | | | _ | | Pins Di<br>Pin Ena | | ected | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 1<br>1<br>1 | | | | Hos | st Add | ress L<br>= GPIC | ine 8 E | | | | J | | Host Data Strol<br>0 = Strobe Activ | be Polarity<br>e Low, 1 = Stı | obe Active Hig | <u>h</u> | $\neg$ | | 0 Æ | HA9 | ress L<br>= GPIC | ), 1Æ | HA9 = | | | | | Host Address 0 = Strobe Activ Host Multiplex 0 = Nonmultiple | e Low, 1 = Str | obe Active Hig | h | | | 0 Æ<br>1 Æ | HCS/<br>HCS/ | <b>Selec</b><br>HAI0 =<br>HA10 =<br>HA10 = | GPIO<br>HCS | ,<br>, if HM | | | | | Host Dual Date 0 = Single Stro | a Strobe<br>be, 1 = Dual S | | - | | | 0 Æ | HOR<br>HOR | uest E<br>EQ/HA<br>EQ = H | CK = 0 | , | | | | | Host Chip Selo<br>0 = HCS Active<br>HTRQ & HF<br>1 = HCS Active | ELow<br>RRQ Enable | | $\neg \parallel \parallel$ | | | 0 Æ | t <b>Ack</b> i<br>HACI<br>DRQ 8 | RQ = 0<br>nowled<br>( = GP<br>HREN | <b>ige E</b> n | able | | | | | Host | Request Polar | rity | | | | HAC | CK = H | ACK | ı | | | | | | HDRQ HRF | HOREQ AC<br>HOREQ AC<br>HTRQ,HRR | · · · · · · · · · · · · · · · · · · · | | | | 0 Æ | Pins = | b <b>le</b><br>8 Disat<br>= GPIO<br>8 Enab | | | | | | | Host Acknowled<br>0 = HACK Active | | CActive High | | | | | | | | | | ] | | | | 15 14 | 13 12 11 | <u>√</u><br>10 | | <b>V</b> 8 | 7 | <b>Y</b> 6 | <b>V</b> 5 | 4 | 3 | <b>V</b> 2 | | <b>V</b> 0 | | Host Port Contro<br>Register (HPCR | | HCSP HDDS HML | IX HASP | HDSP | HROD | <b>*</b> | HEN | HAEN | HREN | HCSEN | HA9EN | HA8EN | HGEN | | X:\$FFFFC<br>Read/Write<br>Reset = \$ | e<br>0 | | | | | | | | | | | | | | | * = Reserve | ed, Program a | ıs 0 | | | | | | | | | | | Figure D-8. Host Base Address and Host Port Control | cation: | | | | | | Dat | e: | | | | |-------------------|---------------------------------------|-----------------------------------|---------------------------------------------------------------------|--------------|-------------|-------------------|---------------------------|-----------|---------|-----------| | | | | | | | Pro | gramme | | | | | | | | | | | | | S | Sheet 4 | of | | | Γ (HDI | | ocessor Sid | de | | <b>-</b> | | | | | | DMA ( | | rupts Disabled<br>:-> DSP | 1 = Interrupts E<br>1 = DSP -> Hos | | | | | | | 1 | | Transn<br>DMA | | le<br>rupts Disabled<br>' -> Host | 1 = Interrupts E<br>1 = Host -> DSF | | | | | | | | | 0<br>1 | HOREQ/HTRQ<br>HOREQ<br>HTRQ | HACK/HRRQ<br>HACK<br>HRRQ | | | | | | $\neg$ | | | | Host Fl<br>Write | Only | - | | | | | | | | | | Initializ | e (Write Only) Action 1 = In | itialize DMA | | <b>—</b> | | | Į. | | | | | | M[1:0] bits, see<br>6-12 in Section 6 | | HDM[2:0] = 000<br>HDM[2:0] = 100 | INIT | HM1 | HLEND H | 4 3<br>HF1 HF0<br>HF1 HF0 | ð | TREQ R | | | | | | 1 and/or HDM0 = 1<br>htrol Register (ICR)<br>\$0 R/W<br>Reset = \$0 | iNiT ( | (HDM1) ( | HDM0 <sub>F</sub> | HF1 HF0 | Ŏ | TREQ | RREQ | | Receive<br>0 = Wa | e Data Register F<br>ait 1 = Rea | | | | | | I | | | _ | | Transm<br>0 = Wa | nit Data Register I<br>nit 1 = Write | | | | | | | | ٦ | | | 0 = Da | nitter Ready<br>ta in HI 1 = Data | ı Not in HI | | | | | | | | | | Host FI<br>Read ( | | | | | | | | | | | | Host Re | equest<br>DREQ Deasserted | 1 = <del>HOREQ</del> A | sserted | <b>_</b> | | | | | | <b>\</b> | | | | Interrupt Sta | tus Register (ISR)<br>\$2 R/W | 7<br>HREQ | 6<br>*<br>0 | | 4 3<br>HF3 HF2 | 2<br>TRDY | TXDE F | 0<br>RXDF | | | | | Reset = \$0 | <b>*</b> - P | ocor | rod P | rogram | ac () | | | | | | | | = ⊔ | COCIV | reu, r | ograni | as U | | | Figure D-9. Host Interrupt Control and Interrupt Status D-24 Freescale Semiconductor | Application: | | | | _ | Date | e: | | | | | |-------------------------------------------------------|------------------------------------------|---------|----------|----------|----------|----------|----------|-----------------|----------|-----| | | | | | _ | Prog | gramr | ner:_ | | | | | | | | | | | | | She | et 5 o | f 6 | | HOST (HDI08) | | F | rc | CE | es | so | r S | Sic | ek | | | Interrupt Vector Re | egister (IVR)<br>\$3 R/W<br>Reset = \$0F | 7 | 6<br>IV6 | 5<br>IV5 | 4<br>IV4 | 3<br>IV3 | 2<br>IV2 | 1<br>IV1 | O<br>IVO | | | Host Vector Contains Host Command Interrupt Address ÷ | | Contain | s the ir | nterrup | ot vect | or or n | umber | | | | | Host Command Handshakes Executing Host Command Interr | rupts | | | | | | | | | | | Command Vector Re | egister (CVR)<br>\$1 R/W<br>Reset = \$32 | | 6<br>HV6 | 5<br>HV5 | 4<br>HV4 | 3<br>HV3 | 2<br>HV2 | <b>1</b><br>HV1 | О нуо | | | | | Contai | ns the | host c | omma | and inte | errupt a | ıddres | ss | | Figure D-10. Host Interrupt Vector and Command Vector | Application: | | Da | ate: | |-------------------------------------------------------------------------|------------------|----------------------------------------------|-------------------------------| | | | Pr | ogrammer: | | | | | Sheet 6 of 6 | | HOST (HDIO | <del></del> _ | | sor Side | | | Host Receive Da | ata (HLEND = 0) | | | 7 1 017 | | 7 1 0 | 17 1 0 | | | eive Middle Byte | Receive High Byte | Not Used 0 0 0 0 0 0 0 0 0 | | \$7 | \$6 | \$5 | \$4 | | | Host Receive Da | ata (HLEND = 1) | | | 7 1 017 | | | <sub>1</sub> 7 <sub>1</sub> 0 | | Receive Low Byte Rec | eive Middle Byte | Receive High Byte | Not Used | | \$5 | \$6 | <u> </u> | \$4 | | | | Ψ' | Ψ, | | Receive Byte Registers<br>\$7, \$6, \$5, \$4 Read Only<br>Reset = Empty | Receive Byt | e Registers | | | | Host Transmit D | ata (HLEND = 0) | | | 7 1 017 | | 7 1 0 | 17 1 0 | | Transmit Low Byte Tran | smit Middle Byte | Transmit High Byte | Not Used | | | | | 0 0 0 0 0 0 0 0 | | \$7 | \$6 | \$5 | \$4 | | | Host Transmit Da | ata (HLEND = 1) | | | 7 1 017 | 1 01 | | ı 7 ı 0 | | Transmit Low Byte Tran | smit Middle Byte | Transmit High Byte | Not Used | | \$5 | \$6 | <u> </u> | \$4 | | Transmit Byte Registers | | | Ψ <sup>+</sup> | | \$7, \$6, \$5, \$4 Write Only<br>Reset = Empty | Transmit By | rte Registers | | Figure D-11. Host Receive and Transmit Byte Registers D-26 Freescale Semiconductor Figure D-12. SHI Slave Address and Clock Control Registers | Application: | | Date: | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Programmer: Sheet 2 of 3 | | SHI Host Transmit Data Register Contents | SHI Host Transmit <sup>23</sup> 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Data Register (HTX) (:\$FFFF93 Write Only Reset = \$xxxxxxx SHI Host Transmit Data Register (HTX) | SHI Host Receive <sup>23</sup> 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 C:\$FFFF94 Read Only Reset = \$xxxxxxx SHI Host Receive Data Register (HRX) (FIFO) 10 words deep | Figure D-13. SHI Transmit and Receive Data Registers D-28 Freescale Semiconductor Figure D-14. SHI Host Control/Status Register Figure D-15. ESAI Transmit Clock Control Register D-30 Freescale Semiconductor Figure D-16. ESAI Transmit Control Register | Application: | Date: | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | | Programm | mer: | | lock Control Register | 13:0 Description Sets divide rate for receiver high frequency clock Range \$0 - \$F (1-16). See 8.3.3.4 Controls frame rate dividers Range 00000 - 1111 (1-32) See 8.3.3.2 Controls frame rate dividers Range 00000 - 1111 (1-32) See 8.3.3.2 April Description Description | 9 8 7 6 5 4 3 2 1 0 RDCO RPSR RPM7 RPM6 RPM5 RPM4 RPM3 RPM1 RPM0 | | RCCR - ESAI Receive Clock Control Register X: \$FFFFB8 Reset: \$000000 | External clock source used Internal clock source used CKP | 18 17 16 15 14 13 12 11 10 RCKP RFP3 RFP2 RFP1 RFP0 RDC4 RDC3 RDC2 RDC1 R | | Description HCKR is input HCKR is output FSD Descri FSD Descri | RCKD C External | 21 20 19<br>RCKD RHCKP RFSP | | 1 HCKD HCCD HCKD HCKD HCKD HCKD HCKD HCKD HCKD HCKD HCCD HCC | | 22<br>RFSD | | | | <b>→</b> 23 RHCKD | Figure D-17. ESAI Receive Clock Control Register D-32 Freescale Semiconductor Figure D-18. ESAI Receive Control Register Figure D-19. ESAI Common Control Register DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 D-34 Freescale Semiconductor Figure D-20. ESAI Status Register | Application | on: | | | | | | | | | | | _ D | ate <u>: </u> | | | | |--------------------------------------------------------------------------|---------------------------------|------------|--------------|---------------|--------------|---------------|-----------------|---------------------|-----------------|---------------------|-------------|----------|--------------------------------------------------|-----------|------------------------|-----------------------| | | | | | | | | | | | | | _ P | rogramm <u>er:</u> | | | | | ESAI 1 | Selection | ESAI_1 pin | disconnected | SDO0_1 [PE11] | disconnected | SDO1_1 [PE10] | disconnected | SDO2_1/SDI3_1 [PE9] | disconnected | SD03_1/SD12_1 [PE8] | | | <b></b> - | 4 3 2 1 0 | EMUX3 EMUX2EMUX1 EMUX0 | - | | EMUXR - ESAI_1 Multiplex Control Register<br>Y: \$FFFFAF Reset: \$000000 | EMUXR ESAI/ESAI_1 Pin Selection | ESAI pin | SD00 [PC11] | disconnected | SDO1[PC10] | disconnected | SDO2/SDI3 [PC9] | disconnected | SDO3/SDI2 [PC8] | disconnected | | | | 7 6 5 | | - | | 1 Multiplex Coset: \$000000 | EMUXR ES | EMUXR bit | 0 0 | 0 1 | 1 0 | 1 1 | 2 0 | 2 1 | 3 0 | 3 1 | | | | 11 10 9 8 | | -<br>- | | (R - ESAL<br>FFFAF Res | | | EMUX0 | EMUX0 | EMUXI | EMUX1 | EMUX2 | EMUX2 | EMUX3 | EMUX3 | | | | 13 12 | | | | EMUX<br>Y: \$FI | | | | | | | | | | | Description | | | 16 15 14 | | <u> </u> | | | | | | | | | | | | | Des | Reserved | | 18 17 1 | | <u> </u> | | | | | | | | | | | | | $ \cdot $ | ጿ | | 20 19 | | H | | | | | | | | | | | | | | | | 21 | | 1 | | | | | | | | | | | | | | | | 23 22 | | $\left\{ \ \ \right $ | Figure D-21. ESAI\_1 Multiplex Control Register DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 D-36 Freescale Semiconductor Figure D-22. ESAI\_1 Transmit Clock Control Register | Αŗ | oplicat | ion:_ | | | | | | | | | | | | Date | e: | | | | | | | | |-------------------------------------------------------------------------|-----------------------------------------|-------------------------------|-------------|-----------------------------------------------------------------------------------------|--------------|---------------------------------------|--------------------------------------|------------------|------------------------------|----------------------------|-------------------|-----------------------|----------------------|----------------------------|----------------------------|-----------------------------------|-------------------------------------------------------------------------|---------------------|----------|-------------------------|-------------|---------------| | | | _ | | | | | | | | | | | | Prog | gra | mn | ner <u>:</u> | | | | i | | | | | | | | | | | | | | | | | | | | | | | 0 | TE1 TE0 | $\frac{1}{2}$ | | ESAI | | | | ord length | de | | | | | | | | | SB first | SB TILST | Description | lisabled | nabled | <b>→</b> | 3 2 | ~ | | | | <b>u</b> 0 | sync | Description | Defines slot and data word length | Network Mode | Normal mode | Network mode | Reserved<br>AC97 | | Description | peu | igned | Description | Data shifted out MSB first | Data snirted out LSB Tirst | Desci | Transmitter disabled | Transmitter enabled | | 4 | TE4 | | | Registe | <b>Description</b> frame sync | eriod frame | Ğ | fines slot a | _ | Nom | Netw | Reser<br>AC97 | - | Des | Data left aligned | Data rignt aligned | | Data sh | Data sn | TE [0:5] | <b>0</b> Tr | 1 Tr | Γ | → ° | TSHFD TE5 | | | TCR_1 - ESAI_1 Transmit Control Register<br>Y: \$FFFF95 Reset: \$000000 | Descriptio Word length frame sync | 1-bit clock period frame sync | TSWS [0:4] | De | TMOD1 TMOD0 | 0 0 | 0 7 | | <u>-</u> | TWA | | ר<br>ר | TSHFD | 0 | | <u>"</u> | | | | | DO TWA | | | smit Cc<br>00000 | TFSL W | 1 | TSWS | | T | | | | <u></u> | | | | | | | | | | <b></b> | \<br>\ | TMOD1 | | | Trans<br>set: \$0( | | | | | | | | | | | | | | | | | | | | 11 10 | TSWS1 TSWS0 | - | | ESAI 1<br>95 Res | | | | | | | | | ħ | | 1 — | | | | of stionor | 23 85010 | c before | | <b></b> | 7 2 | TSWS2 | | | R 1 - E<br>\$FFFF | | | | pa pa | | ppled | peld | | on | | | | | | avnohr | d first slot | nc 1 clock<br>d first slot | | | 4<br>6 | TS | - | | | | | | upt disable<br>upt enable | | errupt disa | errupt ena | tion | al Operatio | nal Reset | | old coil | nabled | Description | frame sv | f data wor | rrame sy<br>f data wor | | | → t | TFSL TS | $\frac{1}{2}$ | | upt disabled | | | iption | Jata Interr<br>Jata Interr | Description | eption Inte | eption Inte | Description | Transmitter Normal Operation | Transmitter Personal Reset | Description | Zoro Dodding diesblod | Zero Padding enabled | Desc | /ord-length | beginning of data word first slot | Word-length frame sync 1 clock before beginning of data word first slot | | | →<br>17<br>16 | ADC TFSR | | | tion<br>ot Interrup<br>ot Interrup | <b>tion</b><br>disabled | enabled | Descripti | Transmit Even Slot Data Interrupt disabled<br>Fransmit Even Slot Data Interrupt enabled | De | Transmit Exception Interrupt disabled | Transmit Exception Interrupt enabled | | Transmi | Transmi | | | | TESR | | o<br>0 | <b>1</b> | | | <del></del> 6 | * ( | 0 | | Description Transmit Last Slot Interr | Description Transmit Interrupt disabled | Transmit Interrupt enabled | | Transmit Even Slot Data Interrupt disabled<br>Transmit Even Slot Data Interrupt enabled | TEIE | 0 Tra | 1 Tra | TPR | 0 | - | 2040 | | 7 | | | | | | | -<br>50 <del>&lt;</del> | TEIE | | | | | Transmit | TEDIE | 0 - | | | | | | | | | | | | | | | | 22 24 | TE TE | | | 1LIE | TE | | | | | | | | | | | | | | | | | | | <b>~</b> ≈ | TLE | | Figure D-23. ESAI\_1 Transmit Control Register D-38 Freescale Semiconductor Figure D-24. ESAI\_1 Receive Clock Control Register | Ар | plica | atio | <u>n:</u> | | | | | | | | | | | | | | | _ | Date | e <u>:</u> | | | | | _ | | |---------------------------------------------------------------------|-------------------------------------|------------------------|-------------------------------|-------------------|--------------|-----|---------------------------------------------------------------------|-----------------|-------------|----------------------------------------|---------------------------------------|-----------------|---------------------|-----------------------------|---------------------------|-------------------|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|--------------------|-------------|-------------------------------------------------------------------------------|-------------------------------------------|---|--| | | | | _ | | | | | | | | | | | | | | | _ | Pro | gra | mm | e <u>r:</u> | | | | | | Control Register <b>ESAL 1</b> | Description | Word length frame sync | 1-bit clock period frame sync | [0:4] Description | Defines slot | | RMOD1 RMOD0 Network Mode | 0 0 Normal mode | - 0 | 1 1 AC97 | | RWA Description | 0 Data left aligned | 1 Data right aligned | | RSHFD Description | 0 Data shifted in MSB first | 1 Data shifted in LSB first | RE [0:3] Description | 0 Receiver disabled | 1 Receiver enabled | <b>→</b> ~ | 8 7 6 5 4 3 2 1 0 | RMODO RWA RSHFD Rsvd Rsvd RE3 RE2 RE1 RE0 | | | | RCR 1 - ESAL 1 Receive Control Register Y: \$FFFF97 Reset: \$000000 | RFSL | 0 | <del>-</del> | RSWS [0:4] | <b>"</b> | UOI | Even Slot Data Interrupt disabled Even Slot Data Interrupt enabled | | Description | Interrupt disabled | Interrupt enabled | | Description | nal Operation | onal Reset | | Description | Word-length frame sync synchronous to beginning of data word first slot | Word-length frame sync 1 clock before beginning of data word first slot | | | -▶- | 14 13 12 11 10 9 8 | RSWS4 RSWS3 RSWS2 RSWS1 RSWS0 RMOD1 RM | | | | . Description Receive Last Slot Interrupt disabled | Receive Last Slot interrupt enabled | RIF | Q | Receive interru | 11010 | ı | Keceive Even Slot Data II Receive Even Slot Data II | | REIE De | 0 Receive Exception Interrupt disabled | 1 Receive Exception Interrupt enabled | _ | RPR Descr | 0 Receiver Normal Operation | 1 Receiver Personal Reset | | RFSR | Word-le<br>beginni | 1 Word-le | )<br>)<br>)<br>) | | <b>-</b> | راجا 19 12 20 21 22 22 23 24 25 25 25 25 25 25 25 | REDIE REIE RPR Rsvd Rsvd RFSR RFSL | | | | RLE | | | | | ı | | | | | | | | | | | | | | | | | <b>-</b> | 23 22 | RLIE RIE | | | Figure D-25. ESAI\_1 Receive Control Register D-40 Freescale Semiconductor Figure D-26. ESAI\_1 Common Control Register Figure D-27. ESAI\_1 Status Register D-42 Freescale Semiconductor | Application: | | | Date: | | |--------------|----------------------------------------------------|------------------|----------------------------------------------------------------------------------------------|--------------| | | | | Programmer: | | | | | | | Sheet 1 of 2 | | | Channel A Validity (XVA) Channel A User Data (XUA) | B Validity (XVB) | 23 22 21 20 19 18 17 16 175 14 13 12 11 10 9 8 7 6 5 4 8 4 8 4 8 8 8 8 9 9 9 9 9 9 9 9 9 9 9 | | Figure D-28. DAX Non-Audio Data Register Date: \_ Application: \_ Programmer: Emp. Int. XADE DAX Audio Data Empty Aud. Dat. Reg. XBLK Register(s) full Register(s) empty DAX Underrun error Disabled Enabled \*0 Underrun error \*0 DSP Core Clock (f = 1024 x fs) 2 ω**\***Ο \*0 9 ACI Pin, f = 384 x fs DAX Clock Source ACI Pin, f = 256 x fs ACI Pin, f = 512 x fs XUIE DAX Underrun Int. Enable \*0 \*0 \*0 ω ω \*0 \*0 တ တ Disabled Enabled \*0 not last frame 191st frame transmission XCS0 \*0 XBLK DAX Block transfer 7 2|\*0 \*0 XCS1 0 0 3 \*0 XBIE DAX Block Trans. Int. Enable \*0 15 15 \*0 \*0 16 \*0 \*0 **\***0 \*0 DAX Start Block Disabled Force Block Start Disabled Enabled 9 9 \*0 \*0 19 19 \*0 \*0 \*0 7 7 as 22 \* = Reserved; write Register (XCTR) X:\$FFFFD0 ster (XSTR) eset = \$000000 Figure D-29. DAX Control and Status Registers D-44 Freescale Semiconductor | Application: | | | Date: | | |--------------------------------------------|--------------|-----------------|-----------------|-----------------| | | | | Programm | er: | | | | | | Sheet 1 of 3 | | TEC | | | | | | PS (1:0) Prescaler Clock Source | | | | | | 00 Internal CLK/2<br>01 TIO0 | | | | | | 10 Reserved | | | | | | 11 Reserved | | | | | | | _ | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 4 | 3 2 1 0 | | * PS1 PS0 0 | Prescaler Pr | reload Value (P | L [0:20]) | | | | | | | | | | | | | | | Timer Prescaler Load Registe | r | | * = Reserve | d, Program as 0 | | TPLR:\$FFFF83 Read/Write | | | | | | Reset = \$000000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 4 | 3 2 1 0 | | <b> </b> | | | Counter (PC [0: | | | 0000 | T T | | | 20]) | | | | | | | | Timer Prescaler Count Regist | er | | *= Reserve | d, Program as 0 | | TPCR:\$FFFF82 Read Only | | | | , 5 | | Reset = \$000000 | | | | | | | | | | | | | | | | | | | | | | | Figure D-30. Timer Prescaler Load and Prescaler Count Registers (TPLR, TPCR) | Application: | | | | Date: | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Progra | ammer: | | | | | , | 8 | Sheet 2 of 3 | | Inverter Bit 8 0 = 0- to-1 transitions or high pulse width m 1 = 1-to-0 transitions or low pulse width me | neasured, or hig<br>on TIO input in | th pulse out<br>acrement the | put on TI<br>counter, | Ó | | | Timer Reload Mode Bit 9 | | Т | imer Co | ntrol Bits | 4 - 7 (TC0 - TC3) | | 0 = Timer operates as a free running counter 1 = Timer is reloaded when selected condition occurs Direction Bit 11 0 = TIO pin is input 1 = TIO pin is output Data Input Bit 12 0 = Zero read on TIO pin | | TC (3:0) 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 | GPIO Output Output Input Input Input Output Output Output Output Output Output | | Mode Timer Timer Pulse Timer Toggle Event Counter Input Width Input Period Capture Pulse Width Modulation Reserved Watchdog Pulse Watchdog Toggle | | 1 = One read on TIO pin Data Output Bit 13 0 = Zero written to TIO pin 1 = One written to TIO pin | | 1010<br>1011<br>1100<br>1101<br>1110<br>1111 | -<br>-<br>-<br>-<br>- | -<br>-<br>-<br>- | Reserved Reserved Reserved Reserved Reserved Reserved | | Prescaled Clock Enable Bit 15 0 = Clock source is CLK/2 or TIO 1 = Clock source is prescaler output Timer Compare Flag Bit 21 0 = "1" has been written to TCSR(TCF), or timer compare interrupt serviced 1 = Timer Compare has occurred Timer Overflow Flag Bit 20 0 = "1" has been written to TCSR(TOF), or timer Overflow interrupt serviced 1 = Counter wraparound has occurred | | Time: | 0 = Over<br>1 = Over<br>r Compa<br>ompare l | flow Interro | | | 23 22 21 20 19 18 17 16 15 14 * * TCF TOF * * * * * PCE * 0 0 0 0 0 0 0 | DO DI DI | | 8 7 INV TC: | | 4 3 2 1 0 TCO * TCIE TOIE TE Served, Program as 0 | | | ote that for Time | | , , | | the only valid combination. | Figure D-31. Timer Control/Status Register D-46 Freescale Semiconductor | Application: | | | | Date: | | | | |-----------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-------|--------|-----|-----------| | | | | | Progr | ammer: | | | | | | | | | | She | et 3 of 3 | | TEC | | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 | 8 7 | 6 5 | 4 3 | 3 2 | 1 0 | | | Timer Re | load Value | | | | | | | | | | | | | | | | Timer Load Register TLR0:\$FFFF8E Write Only TLR1:\$FFFF8A Write Only TLR2:\$FFFF86 Write Only | | | | | | | | | Reset = \$XXXXXX | | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 | 8 7 | 6 5 | 4 3 | 3 2 | 1 0 | | | Value Compared | I to Counter Va | lue | | | | | | | | | | | | | | | Timer Compare Register TCPR0:\$FFFF8D Read/Write TCPR1:\$FFFF89 Read/Write TCPR2:\$FFFF85 Read/Write Reset = \$XXXXXX | | | | | | | | | Reset - \$AAAAA | | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 | 8 7 | 6 5 | 4 3 | 2 | 1 0 | | | Timer Co | ount Value | | | | | | | | | | | | | | | | Timer Count Register TCR0:\$FFFF8C Read Only TCR1:\$FFFF88 Read Only TCR2:\$FFFF84 Read Only Reset = \$000000 | | | | | | | | Figure D-32. Timer Load, Compare and Count Registers DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4 | Application: | | | | | | | | | | | Dat | e: | | | | | |-----------------------------------------------------------------------|----------------|-------------------|------------|----------------|-------|------------|----------|----------|--------------|----------|-----------------|-----------------|----------|----------|--------------|----------| | | | | | | | | | | | - | Pro | gramn | ner: | | | | | | | | | | | | | | | | | | | She | et 1 o | f 4 | | GPIO | | Port B (HDI08) | | | | | | | | | | | | | | | | Host Data<br>Direction Register<br>(HDDR)<br>X:\$FFFFC8<br>Read/Write | <b>15</b> DR15 | <b>14</b> DR14 | 13<br>DR13 | <b>12</b> DR12 | | 10<br>DR10 | 9<br>DR9 | 8<br>DR8 | <b>7</b> DR7 | 6<br>DR6 | <b>5</b><br>DR5 | <b>4</b><br>DR4 | 3<br>DR3 | 2<br>DR2 | <b>1</b> DR1 | O<br>DR0 | | Reset = \$0 | DRx = | 1 → P | Bx is 0 | Output | | DR | x = 0 | → PBx i | s Input | | | | | | | | | | 15 | 14 | 12 | 12 | . 11 | 10 | 0 | 0 | . 7 | 6 | E | 4 | . 2 | 2 | 1 | 0 | | Host Data<br>Register<br>(HDR) | 15<br>D15 | <b>14</b> | 13<br>D13 | D12 | D11 | 10<br>D10 | 9<br>D9 | 8<br>D8 | <b>D</b> 7 | 6<br>D6 | 5<br>D5 | <b>4</b> | D3 | D2 | D1 | <b>0</b> | | X:\$FFFFC9 Read/Write Reset = Undefined | | | | | | | | | | | | | | | | | | | | ds valu<br>on dep | | | - | HDI08 | GPIO | pin. | | | | | | | | | | | | See th | ne HDI | 08 HP | CR Re | gister | (Figur | e D-8) | for ad | dition | al Port | В GP | IO con | trol bi | ts. | | Figure D-33. GPIO Port B | Application: | Date: | |--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | | Programmer: | | | Sheet 2 of 4 | | GPIO | Port C (ESAI) | | Port C Control Register<br>(PCRC)<br>X:\$FFFFBF<br>Read/Write<br>Reset = \$0 | 23 ··· 11 10 9 8 7 6 5 4 3 2 1 0 ** PC11 PC10 PC9 PC8 PC7 PC6 PC5 PC4 PC3 PC2 PC1 PC0 * = Reserved, Program as 0 | | Port C Direction Register<br>(PRRC)<br>X:\$FFFFBE<br>Read/Write<br>Reset = \$0 | 23 ··· 11 10 9 8 7 6 5 4 3 2 1 0 ** PDC11 PDC10 PDC9 PDC8 PDC7 PDC6 PDC5 PDC4 PDC3 PDC2 PDC1 PDC0 * = Reserved, Program as 0 | | | rt pin PCn configured as input<br>rt pin PCn configured as output | | Port C GPIO Data Register<br>(PDRC)<br>X:\$FFFFBD<br>Read/Write<br>Reset = undefined | 0 | | | then PDn reflects the value on port pin n<br>then value written to PDn is reflected on port pin n | Figure D-34. GPIO Port C | Application: | | | | | | | L | oate: | | |-----------------------------------|---------------|---------------|---------------|---------------|-------------|-------------|----------|------------|--------------| | | | | | | | | P | rogrammer: | | | | | | | | | | | | Sheet 3 of 4 | | GPIO | | Po | ort D | (DAX | <b>(</b> ) | | | | | | Port D Control Register<br>(PCRD) | 23·<br>*<br>0 | *<br><b>0</b> | 5<br><b>*</b> | 4<br><b>*</b> | 3<br>*<br>0 | 2<br>*<br>0 | 1<br>PC1 | O<br>PC0 | | | X:\$FFFD7 | $\vdash$ | <u> </u> | | _ | _ | _ | | | | \* = Reserved, Program as 0 PCn = 0 & PDCn = 0 -> Port pin PDn disconnected PCn = 1 & PDCn = 0 -> Port pin PDn configured as input PCn = 0 & PDCn = 1 -> Port pin PDn configured as output PCn = 1 & PDCn = 1 -> Port pin configured as DAX Read/Write Reset = \$0 If port pin n is GPIO input, then PDn reflects the value on port pin n if port pin n is GPIO output, then value written to PDn is reflected on port pin n Figure D-35. GPIO Port D | Application: | | Date: | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | | | Programmer: | | GPIO | Port E (ESAI_1) | Sheet 4 of 4 | | Port E Control Register<br>(PCRE)<br>Y:\$FFF9F<br>Read/Write<br>Reset = \$0 | 23 ··· 11 10 9 8 7 6 * PC11 PC10 PC9 PC8 PC7 PC6 * = Reserved, Program as 0 | 5 4 3 2 1 0<br>6 <b>X</b> PC4 PC3 <b>X</b> PC1 PC0 | | Port E Direction Register<br>(PRRE)<br>Y:\$FFFF9E<br>Read/Write<br>Reset = \$0 | 23 ··· 11 10 9 8 7 * PDC11 PDC10 PDC9 PDC8 PDC7 F * = Reserved, Program as 0 | 6 5 4 3 2 1 0 PDC6 | | PCn = 0 & PDCn = 1 -> Po | ort pin PEn disconnected ort pin PEn configured as input ort pin PEn configured as output ort pin configured as ESAI_1 | | | Port E GPIO Data Register<br>(PDRE)<br>Y:\$FFFF9D<br>Read/Write<br>Reset = undefined | O PD11 PD10 PD9 PD8 PD7 PD6 O | PD4 PD3 * PD4 PD0 | | | then PDn reflects the value on port<br>, then value written to PDn is reflect | | Figure D-36. GPIO Port E ## **NOTES** # Index | Numerics | registers 4 | |--------------------------------------------|------------------------------------------------| | . 13 | data bus 1 | | 5 V tolerance 1 | Data Output bit (DO) 10 | | 5 V tolerance 1 | DAX 1, 21 | | A | Block Transferred Interrupt Handling 11 | | ^ | Initiating A Transmit Session 10 | | 11 | Transmit Register Empty Interrupt Handling | | adder | 10 | | modulo 5 | DAX Audio Data register Empty (XADE) status | | offset 5 | flag 8 | | reverse-carry 5 | DAX Audio Data Registers (XADRA/XADRB) 5 | | address bus 1 | DAX Audio Data Shift Register (XADSR) 5 | | Address Generation Unit 5 | DAX biphase encoder 9 | | addressing modes 5 | DAX Block transfer (XBLK) flag 8 | | AES/EBU 10, 1 | DAX Channel A Channel status (XCA) bit 6 | | AGU 5 | DAX Channel A User data (XUA) bit 6 | | <b>D</b> | DAX Channel A Validity (XVA) bit 5 | | В | DAX Channel B Channel Status (XCB) bit 6 | | | DAX Channel B User Data (XUB) bit 6 | | barrel shifter 4 | DAX Channel B Validity (XVB) bit 6 | | bus | DAX Clock input Select bits 7 | | external address 5 | DAX clock multiplexer 9 | | external data 5 | DAX clock selection 7 | | bus control 1 | DAX Control Register (XCTR) 6 | | buses | DAX internal architecture 4 | | internal 6 | DAX Interrupt Enable (XIEN) bit 7 | | | DAX Non-Audio Data Buffer (XNADBUF) 6 | | C | DAX Operation During Stop 12 | | | DAX Parity Generator (PRTYG) 9 | | Central Processing Unit (CPU) i | DAX preamble generator 9 | | CLKGEN 7 | DAX Preamble sequence 9, 12 | | Clock 4 | DAX Programming Considerations 10 | | clock 1 | DAX programming model 3 | | Clock divider 11 | DAX Status Register (XSTR) 7 | | Clock Generator (CLKGEN) 7 | DAX Transmit Underrun error (XAUR) status flag | | CP-340 10, 1 | 8 | | CPHA and CPOL (HCKR Clock Phase and Polar- | DI 10 | | ity Controls) 7 | Digital Audio Transmitter 1, 21 | | , | Digital Audio Transmitter (DAX) 10, 1 | | D | DIR 10 | | | Divide Factor (DF) 7 | | data ALU 4 | DMA 6 | | uata ALU 4 | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor Index-1 | triggered by timer 21 | HCSR | |------------------------------------------------------|---------------------------------------------------------------------------| | DO bit 10 | Receive Interrupt Enable Bits 14 | | DO loop 6 | SHI Control/Status Register 10 | | DRAM 8 | HDI08 1, 9, 11, 12 | | DSP56300 core 2 | HDM0-HDM5 (HCKR Divider Modulus Select) 9 | | DSP56300 Family Manual i, 2 | HEN (HCSR SHI Enable) 10 | | DSP56303 Technical Data i | HFIFO (HCSR FIFO Enable Control) 12 | | Dollow State Common Data 1 | HFM0-HFM1 (HCKR Filter Mode) 9 | | E | HI08 9 | | L | (GPIO) 1 | | T. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. | HI <sup>2</sup> C (HCSR Serial Host Interface I <sup>2</sup> C/SPI Selec- | | Enhanced Serial Audio Interface 15, 19 | tion) 11 | | Enhanced Synchronous Audio Interface 1 | HIDLE (HCSR Idle) 13 | | ESAI 1, 15, 19 | HM0-HM1 (HCSR Serial Host Interface Mode) 11 | | ESAI block diagram 1 | , | | ESSI0 (GPIO) 1, 2 | HMST (HCSR Master Mode) 12 | | ESSI1 (GPIO) 1 | Host | | external address bus 5 | Receive Data FIFO (HRX) 6 | | external bus control 5, 6, 7 | Receive Data FIFO—DSP Side 6 | | external data bus 5 | Transmit Data Register (HTX) 6 | | External Memory Expansion Port 5 | Transmit Data Register—DSP Side 6 | | | Host Interface 9, 1, 9, 11, 12 | | F | HREQ Function In SHI Slave Modes 12 | | | HRFF (HCSR Host Receive FIFO Full) 15 | | functional signal groups 1 | HRIE0-HRIE1 (HCSR Receive Interrupt Enable) | | Tunetional signal groups i | 14 | | G | HRNE (HCSR Host Receive FIFO Not Empty) 15 | | G | HROE (HCSR Host Receive Overrun Error) 15 | | | HRQE0-HRQE1 (HCSR Host Request Enable) 12 | | Global Data Bus 6 | HTDE (HCSR Host Transmit Data Empty) 15 | | GPIO 9, 22 | HTIE (HCSR Transmit Interrupt Enable) 13 | | GPIO (ESSI0, Port C) 1, 2 | HTUE (HCSR Host Transmit Underrun Error) 14 | | GPIO (ESSI1, Port D) 1 | | | GPIO (HI08, Port B) 1 | 1 | | GPIO (Timer) 2 | | | Ground 3 | I <sup>2</sup> C 10, 1, 16 | | ground 1 | Bit Transfer 17 | | | Bus Protocol For Host Read Cycle 19 | | Н | Bus Protocol For Host Write Cycle 18 | | | Data Transfer Formats 18 | | HA1, HA3-HA6 (HSAR I <sup>2</sup> C Slave Address) 7 | Master Mode 23 | | hardware stack 5 | Protocol for Host Write Cycle 18 | | HBER (HCSR Bus Error) 16 | Receive Data In Master Mode 24 | | HBIE (HCSR Bus Error Interrupt Enable) 13 | Receive Data In Slave Mode 24 Receive Data In Slave Mode 21 | | HBUSY (HCSR Host Busy) 16 | Slave Mode 21 | | HCKR (SHI Clock Control Register) 7 | | | Tionic (offi clock control register) | Start and Stop Events 17 | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Index-2 Freescale Semiconductor offset adder 5 | Transmit Data In Master Mode 24 | OMR register 6 | |----------------------------------------|---------------------------------------------------------------| | Transmit Data In Slave Mode 22 | OnCE module 7, 22 | | I <sup>2</sup> C Bus Acknowledgment 18 | On-Chip Emulation (OnCE) module 7 | | I <sup>2</sup> C Mode 1 | on-chip memory 7 | | IEC958 10, 1 | Operating Mode Register (OMR) 6 | | Inter Integrated Circuit Bus 10, 1 | | | internal buses 6 | P | | Internal Exception Priorities | • | | SHI 5 | PAB 6 | | interrupt 6 | PAG 5 | | interrupt and mode control 1, 7, 8 | PC register 6 | | interrupt control 7, 8 | PC0-PC20 bits 6 | | Interrupt Vectors | PCE 11 | | SHI 5 | PCU 5 | | INV 9 | PDB 6 | | | PDC 5 | | J | Peripheral I/O Expansion Bus 6 | | <b>o</b> | PIC 5 | | JTAG 7, 22 | PL0-PL20 bits 5 | | JTAG/OnCE port 1 | PL21-PL22 bits 5 | | JTAG/Office port 1 | PLL 7, 1, 4 | | 1 | Port A 1, 5 | | L | Port B 1, 9, 10, 11, 12, 1 | | | | | LA register 6 | Port C 1, 15, 19, 1, 2 | | LC register 6 | Port D 21, 1<br>Power 2 | | Loop Address register (LA) 6 | | | Loop Counter register (LC) 6 | power 1 Prescalar Counter 5 | | | Prescaler Counter 5 Prescaler Counter Value hits (PCO PC20) 6 | | M | Prescaler Counter Value bits (PC0-PC20) 6 | | | Prescaler Load Value bits (PL0-PL20) 5 | | MAC 4 | Prescaler Source bits (PL21-PL22) 5 | | Manual Conventions ii | Program Address Bus (PAB) 6 | | memory | Program Address Generator (PAG) 5 | | expansion 8 | Program Control Unit (PCU) 5 | | external expansion port 8 | Program Counter register (PC) 6 | | off-chip 8 | Program Data Bus (PDB) 6 | | on-chip 7 | Program Decode Controller (PDC) 5 | | mode control 7, 8 | Program Interrupt Controller (PIC) 5 | | modulo adder 5 | Program Memory Expansion Bus 6 | | multiplier-accumulator (MAC) 4 | Programming Model | | months accommunity (mile) | SHI—DSP Side 4 | | $\circ$ | SHI—Host Side 3 | | O | | | | | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Freescale Semiconductor Index-3 | R | I/O Shift Register 6 | |---------------------------------------------------------|-----------------------------------------| | | Input/Output Shift Register—Host Side 5 | | reserved bits | Internal Architecture 2 | | in TCSR register | Internal Interrupt Priorities 5 | | bits 3, 10, 14, 16–19, 22, 23 11 | Interrupt Vectors 5 | | in TPCR 6 | Introduction 1 | | in TPLR 6 | Operation During Stop 25 | | RESET 8 | Programming Considerations 19 | | reverse-carry adder 5 | Programming Model 3 | | • | Programming Model—DSP Side 4 | | S | Programming Model—Host Side 3 | | O | Slave Address Register—DSP Side 6 | | SC register 6 | SHI Noise Reduction Filter Mode 10 | | SC register 6 | signal groupings 1 | | Serial Host Interface 1, 12 | signals 1 | | Serial Host Interface (SHI) 10, 1 | Size register (SZ) 6 | | Serial Peripheral Interface Bus 10, 1 | SP 6 | | SHI 10, 1, 12, 1 | SPI 10, 1 | | Block Diagram 2 | HCSR | | Clock Control Register—DSP Side 7 | Bus Error 16 | | Clock Generator 2, 3 | Host Busy 16 | | Control/Status Register—DSP Side 10 | Host Receive FIFO Full 15 | | Data Size 11 | Host Receive FIFO Not Empty 15 | | Exception Priorities 5 | Host Receive Overrun Error 15 | | HCKR | Host Transmit Data Empty 15 | | Clock Phase and Polarity Controls 7 | Host Transmit Underrun Error 14 | | Divider Modulus Select 9 | Receive Interrupt Enable 13, 14 | | Prescaler Rate Select 9 | Master Mode 20 | | HCKR Filter Mode 9 | Slave Mode 19 | | HCSR | SPI Data-To-Clock Timing 8 | | Bus Error Interrupt Enable 13 | SPI Data-To-Clock Timing Diagram 8 | | FIFO Enable Control 12 | SPI Mode 1 | | Host Request Enable 12 | SR register 6 | | Idle 13 | SRAM | | Master Mode 12 | interfacing 8 | | Serial Host Interface I <sup>2</sup> C/SPI Selection 11 | SS 6 | | Serial Host Interface Mode 11 | Stack Counter register (SC) 6 | | SHI Enable 10 | Stack Pointer (SP) 6 | | Host Receive Data FIFO—DSP Side 6 | Status Register (SR) 6 | | Host Transmit Data Register—DSP Side 6 | System Stack (SS) 6 | | HREQ | SZ register 6 | | Function In SHI Slave Modes 12 | - <del>U</del> | | HSAR | Т | | I <sup>2</sup> C Slave Address 7 | ı | | Slave Address Register 6 | TAD 7 | | | TAP 7 | DSP56366 24-Bit Digital Signal Processor, Rev. 4 Index-4 Freescale Semiconductor | TC0–TC3 bits 7 | reserved bits—bits 21-23 6 | |------------------------------------------------|---------------------------------------------| | TCF 11 | TPLR register 5 | | TCIE bit 7 | bits 0-20—Prescaler Load Value bits | | TCPR 12 | (PL0-PL20) 5 | | TCR 12 | bits 21-22—Prescaler Source bits (PL0-PL20) | | TCSR register 6 | 5 | | bit 0—Timer Enable bit (TE) 6 | bit 23—reserved bit 6 | | bit 2—Timer Compare Interrupt Enable bit | reserved bit—bit 23 6 | | (TCIE) 7 | Transmitter High Frequency Clock Divider 11 | | bits 4–7—Timer Control bits (TC0–TC3) 7 | TRM 10 | | bit 13—Data Output bit (DO) 10 | | | reserved bits—bits 3, 10, 14, 16–19, 22, 23 11 | V | | TE bit 6 | | | Test Access Port (TAP) 7 | VBA register 6 | | Timer 1, 22 | Vector Base Address register (VBA) 6 | | timer | <b>5</b> | | special cases 20 | X | | Timer (GPIO) 2 | <b>7</b> | | Timer Compare Interrupt Enable bit (TCIE) 7 | X Memory Address Bus (XAB) 6 | | Timer Control bits (TC0–TC3) 7 | X Memory Data Bus (XDB) 6 | | Timer Control/Status Register (TCSR) 6 | X Memory Expansion Bus 6 | | Timer Enable bit (TE) 6 | XAB 6 | | timer mode | XDB 6 | | mode 0—GPIO 13 | ADD 0 | | mode 1—timer pulse 14 | Y | | mode 2—timer toggle 14 | 1 | | mode 3—timer event counter 15 | VIV. A 11 D. (VAD) ( | | mode 4—measurement input width 16 | Y Memory Address Bus (YAB) 6 | | mode 5—measurement input period 17 | Y Memory Data Bus (YDB) 6 | | mode 6—measurement capture 17 | Y Memory Expansion Bus 6 | | mode 7—pulse width modulation 18 | YAB 6 | | mode 8—reserved 19 | YDB 6 | | mode 9—watchdog pulse 19, 20 | | | modes 11–15—reserved 20 | | | Timer module | | | architecture 1 | | | Timer Prescaler Count Register (TPCR) 6 | | | Timer Prescaler Load Register (TPLR) 5 | | | TLR 12 | | | TOF 11 | | | TOIE 7 | | | TPCR register 6 | | | bits 0-20—Prescaler Counter Value bits | | | (PC0-PC20) 6 | | | bit 21-23—reserved bits 6 | | Freescale Semiconductor Index-5 DSP56366 24-Bit Digital Signal Processor, Rev. 4 Index-6 Freescale Semiconductor