80C51 8-Bit Microcontroller Family

製品画像を見る

製品詳細

ブロック図

Block diagram: P80C32X2BA, P80C32X2BBD, P80C32X2FA

Block diagram: P80C32X2BA, P80C32X2BBD, P80C32X2FA, P80C32X2FN, P87C51X2BA, P87C51X2BBD, P87C51X2BN, P87C51X2FA, P87C52X2BA, P87C52X2BBD, P87C52X2BN, P87C52X2FA, P87C52X2FBD, P87C52X2FN, P87C54X2BA, P87C54X2BBD, P87C54X2BN, P87C54X2FA, P87C54X2FBD,

Features

  • 80C51 Central Processing Unit
    • 4 kbytes ROM/EPROM (P80/P87C51X2)
    • 8 kbytes ROM/EPROM (P80/P87C52X2)
    • 16 kbytes ROM/EPROM (P80/P87C54X2)
    • 32 kbytes ROM/EPROM (P80/P87C58X2)
    • 128 byte RAM (P80/P87C51X2 and P80C31X2)
    • 256 byte RAM (P80/P87C52/54X2/58X2 and P80C32X2)
    • Boolean processor
    • Fully static operation
    • Low voltage (2.7 V to 5.5 V at 16 MHz) operation
  • 12-clock operation with selectable 6-clock operation (via software or via parallel programmer)
  • Memory addressing capability
    • Up to 64 kbytes ROM and 64 kbytes RAM
  • Power control modes:
    • Clock can be stopped and resumed
    • Idle mode
    • Power-down mode
  • CMOS and TTL compatible
  • Two speed ranges at VCC = 5 V
    • 0 to 30 MHz with 6-clock operation
    • 0 to 33 MHz with 12-clock operation
  • PLCC, DIP, TSSOP or LQFP packages
  • Extended temperature ranges
  • Dual Data Pointers
  • Security bits:
    • ROM (2 bits)
    • OTP (3 bits)
  • Encryption array - 64 bytes
  • Four interrupt priority levels
  • Six interrupt sources
  • Four 8-bit I/O ports
  • Full-duplex enhanced UART
    • Framing error detection
    • Automatic address recognition
  • Three 16-bit timers/counters T0, T1 (standard 80C51) and additional T2 (capture and compare)
  • Programmable clock-out pin
  • Asynchronous port reset
  • Low EMI (inhibit ALE, slew rate controlled outputs, and 6-clock mode)
  • Wake-up from Power Down by an external interrupt.

購入/パラメータ










































































































ドキュメント

クイック・リファレンス ドキュメンテーションの種類.

2 ドキュメント

デザイン・ファイル

サポート

お困りのことは何ですか??