Features
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
Package
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
Battery Cell Controller, Advanced, 6 Channels, TPL, LQFP48.
HLQFP48 LQFP64, plastic, low profile quad flat package; 64 terminals; 0.5 mm pitch; 10 mm x 10 mm x 1.4 mm body.
QorIQ Qonverge SoC, 2x1.2GHz Starcore DSP, 2x1.6GHz e6500 CPU, MAPLE-B3 accl, encrypted, 0-105
BGA1020: BGA1020, plastic, ball grid array; 1020 balls; 1 mm pitch; 33 mm x 33 mm x 2.78 mm body
12NC: 935323499557
詳細
注文
パラメータ | 値 |
---|---|
Core Type | SC3900, e6500 |
Core: Number of cores (SPEC) | 2, 2 |
Operating Frequency [Max] (MHz) | 1600 |
Cache (KB) | 32 |
パラメータ | 値 |
---|---|
L2 Cache (Max) (KB) | 4096 |
Ethernet Type | 2.5GBaseT, SGMII |
Ambient Operating Temperature (Min to Max) (℃) | 0 to 105 |
Part/12NC | 鉛フリー | EU RoHS | ハロゲンフリー | RHFインジケーター | 2次インターコネクト | REACH SVHC | Weight (mg) |
---|---|---|---|---|---|---|---|
B4420NSE7QQMD(935323499557) | Yes | Yes Certificate Of Analysis (CoA) | Yes | e1 | REACH SVHC | 7097.3 |
Part/12NC | 安全保障機能安全 | 吸湿感度レベル (MSL) | Peak Package Body Temperature (PPT) (C°) | Maximum Time at Peak Temperatures (s) | |||
---|---|---|---|---|---|---|---|
鉛フリーはんだ | 鉛フリーはんだ | 鉛フリーはんだ | |||||
B4420NSE7QQMD (935323499557) | No | 3 | 250 | 30 |
Part/12NC | 関税分類番号(米国)免責事項: | 輸出規制品目番号(米国) | CCATS |
---|---|---|---|
B4420NSE7QQMD (935323499557) | 854231 | 5A002A1 | G140974 |
Part/12NC | 発行日 | 有効期限 | PCN | タイトル |
---|---|---|---|---|
B4420NSE7QQMD (935323499557) | 2020-12-15 | 2020-12-16 | 202011011I | NXP Will Add a Sealed Date to the Product Label |
QorIQ® Qonverge B4420 multicore system-on-chip (SoC) architecture is designed for high-performance wireless infrastructure applications. It provides ultra-high-performance for carrier-grade metrocell and microcell base station platforms supporting various wireless standards including WCDMA (HSPA/HSPA+), FDD-LTE, TDD-LTE and LTE-Advanced including 3GPP LTE Rel. 10/11.
This multicore SoC includes four programmable cores, two 64-bit Power Architecture® cores and two cores based on a StarCore® flexible vector processor (FVP) and high throughput, low latency hardware accelerators for Layer-1, Layer-2 and Transport to enable highly optimized processing for the radio processing chain from PHY to Transport layers.